diff options
Diffstat (limited to 'drivers/scsi/mpi3mr/mpi/mpi30_transport.h')
| -rw-r--r-- | drivers/scsi/mpi3mr/mpi/mpi30_transport.h | 31 | 
1 files changed, 19 insertions, 12 deletions
| diff --git a/drivers/scsi/mpi3mr/mpi/mpi30_transport.h b/drivers/scsi/mpi3mr/mpi/mpi30_transport.h index 63e4e81d5397..6d550117ec2e 100644 --- a/drivers/scsi/mpi3mr/mpi/mpi30_transport.h +++ b/drivers/scsi/mpi3mr/mpi/mpi30_transport.h @@ -19,8 +19,8 @@ union mpi3_version_union {  #define MPI3_VERSION_MAJOR                                              (3)  #define MPI3_VERSION_MINOR                                              (0) -#define MPI3_VERSION_UNIT                                               (0) -#define MPI3_VERSION_DEV                                                (18) +#define MPI3_VERSION_UNIT                                               (22) +#define MPI3_VERSION_DEV                                                (0)  struct mpi3_sysif_oper_queue_indexes {  	__le16         producer_index;  	__le16         reserved02; @@ -74,6 +74,7 @@ struct mpi3_sysif_registers {  #define MPI3_SYSIF_IOC_INFO_HIGH_OFFSET                                 (0x00000004)  #define MPI3_SYSIF_IOC_INFO_LOW_TIMEOUT_MASK                            (0xff000000)  #define MPI3_SYSIF_IOC_INFO_LOW_TIMEOUT_SHIFT                           (24) +#define MPI3_SYSIF_IOC_INFO_LOW_HCB_DISABLED                            (0x00000001)  #define MPI3_SYSIF_IOC_CONFIG_OFFSET                                    (0x00000014)  #define MPI3_SYSIF_IOC_CONFIG_OPER_RPY_ENT_SZ                           (0x00f00000)  #define MPI3_SYSIF_IOC_CONFIG_OPER_RPY_ENT_SZ_SHIFT                     (20) @@ -82,12 +83,13 @@ struct mpi3_sysif_registers {  #define MPI3_SYSIF_IOC_CONFIG_SHUTDOWN_MASK                             (0x0000c000)  #define MPI3_SYSIF_IOC_CONFIG_SHUTDOWN_NO                               (0x00000000)  #define MPI3_SYSIF_IOC_CONFIG_SHUTDOWN_NORMAL                           (0x00004000) -#define MPI3_SYSIF_IOC_CONFIG_DEVICE_SHUTDOWN                           (0x00002000) +#define MPI3_SYSIF_IOC_CONFIG_DEVICE_SHUTDOWN_SEND_REQ                  (0x00002000)  #define MPI3_SYSIF_IOC_CONFIG_DIAG_SAVE                                 (0x00000010)  #define MPI3_SYSIF_IOC_CONFIG_ENABLE_IOC                                (0x00000001)  #define MPI3_SYSIF_IOC_STATUS_OFFSET                                    (0x0000001c)  #define MPI3_SYSIF_IOC_STATUS_RESET_HISTORY                             (0x00000010)  #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_MASK                             (0x0000000c) +#define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_SHIFT                            (0x00000002)  #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_NONE                             (0x00000000)  #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_IN_PROGRESS                      (0x00000004)  #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_COMPLETE                         (0x00000008) @@ -107,9 +109,9 @@ struct mpi3_sysif_registers {  #define MPI3_SYSIF_COALESCE_CONTROL_ENABLE_NO_CHANGE                    (0x00000000)  #define MPI3_SYSIF_COALESCE_CONTROL_ENABLE_DISABLE                      (0x40000000)  #define MPI3_SYSIF_COALESCE_CONTROL_ENABLE_ENABLE                       (0xc0000000) -#define MPI3_SYSIF_COALESCE_CONTROL_VALID                               (0x30000000) -#define MPI3_SYSIF_COALESCE_CONTROL_QUEUE_ID_MASK                       (0x00ff0000) -#define MPI3_SYSIF_COALESCE_CONTROL_QUEUE_ID_SHIFT                      (16) +#define MPI3_SYSIF_COALESCE_CONTROL_VALID                               (0x20000000) +#define MPI3_SYSIF_COALESCE_CONTROL_MSIX_IDX_MASK                       (0x01ff0000) +#define MPI3_SYSIF_COALESCE_CONTROL_MSIX_IDX_SHIFT                      (16)  #define MPI3_SYSIF_COALESCE_CONTROL_TIMEOUT_MASK                        (0x0000ff00)  #define MPI3_SYSIF_COALESCE_CONTROL_TIMEOUT_SHIFT                       (8)  #define MPI3_SYSIF_COALESCE_CONTROL_DEPTH_MASK                          (0x000000ff) @@ -117,9 +119,9 @@ struct mpi3_sysif_registers {  #define MPI3_SYSIF_ADMIN_REQ_Q_PI_OFFSET                                (0x00001000)  #define MPI3_SYSIF_ADMIN_REPLY_Q_CI_OFFSET                              (0x00001004)  #define MPI3_SYSIF_OPER_REQ_Q_PI_OFFSET                                 (0x00001008) -#define MPI3_SYSIF_OPER_REQ_Q_N_PI_OFFSET(n)                            (MPI3_SYSIF_OPER_REQ_Q_PI_OFFSET + (((n) - 1) * 8)) +#define MPI3_SYSIF_OPER_REQ_Q_N_PI_OFFSET(N)                            (MPI3_SYSIF_OPER_REQ_Q_PI_OFFSET + (((N) - 1) * 8))  #define MPI3_SYSIF_OPER_REPLY_Q_CI_OFFSET                               (0x0000100c) -#define MPI3_SYSIF_OPER_REPLY_Q_N_CI_OFFSET(n)                          (MPI3_SYSIF_OPER_REPLY_Q_CI_OFFSET + (((n) - 1) * 8)) +#define MPI3_SYSIF_OPER_REPLY_Q_N_CI_OFFSET(N)                          (MPI3_SYSIF_OPER_REPLY_Q_CI_OFFSET + (((N) - 1) * 8))  #define MPI3_SYSIF_WRITE_SEQUENCE_OFFSET                                (0x00001c04)  #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_MASK                        (0x0000000f)  #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_FLUSH                       (0x0) @@ -133,7 +135,7 @@ struct mpi3_sysif_registers {  #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_MASK                          (0x00000700)  #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_NO_RESET                      (0x00000000)  #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_SOFT_RESET                    (0x00000100) -#define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_FLASH_RCVRY_RESET             (0x00000200) +#define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_HOST_CONTROL_BOOT_RESET       (0x00000200)  #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_COMPLETE_RESET                (0x00000300)  #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_DIAG_FAULT                    (0x00000700)  #define MPI3_SYSIF_HOST_DIAG_SAVE_IN_PROGRESS                           (0x00000080) @@ -153,8 +155,9 @@ struct mpi3_sysif_registers {  #define MPI3_SYSIF_FAULT_CODE_CI_ACTIVATION_RESET                       (0x0000f001)  #define MPI3_SYSIF_FAULT_CODE_SOFT_RESET_IN_PROGRESS                    (0x0000f002)  #define MPI3_SYSIF_FAULT_CODE_COMPLETE_RESET_NEEDED                     (0x0000f003) -#define MPI3_SYSIF_FAULT_CODE_SAFE_MODE_EXIT                            (0x0000f004) -#define MPI3_SYSIF_FAULT_CODE_FACTORY_RESET                             (0x0000f005) +#define MPI3_SYSIF_FAULT_CODE_SOFT_RESET_NEEDED                         (0x0000f004) +#define MPI3_SYSIF_FAULT_CODE_POWER_CYCLE_REQUIRED                      (0x0000f005) +#define MPI3_SYSIF_FAULT_CODE_TEMP_THRESHOLD_EXCEEDED                   (0x0000f006)  #define MPI3_SYSIF_FAULT_INFO0_OFFSET                                   (0x00001c14)  #define MPI3_SYSIF_FAULT_INFO1_OFFSET                                   (0x00001c18)  #define MPI3_SYSIF_FAULT_INFO2_OFFSET                                   (0x00001c1c) @@ -409,6 +412,8 @@ struct mpi3_default_reply {  #define MPI3_IOCSTATUS_INVALID_STATE                (0x0008)  #define MPI3_IOCSTATUS_INSUFFICIENT_POWER           (0x000a)  #define MPI3_IOCSTATUS_INVALID_CHANGE_COUNT         (0x000b) +#define MPI3_IOCSTATUS_ALLOWED_CMD_BLOCK            (0x000c) +#define MPI3_IOCSTATUS_SUPERVISOR_ONLY              (0x000d)  #define MPI3_IOCSTATUS_FAILURE                      (0x001f)  #define MPI3_IOCSTATUS_CONFIG_INVALID_ACTION        (0x0020)  #define MPI3_IOCSTATUS_CONFIG_INVALID_TYPE          (0x0021) @@ -448,8 +453,10 @@ struct mpi3_default_reply {  #define MPI3_IOCSTATUS_CI_UNSUPPORTED               (0x00b0)  #define MPI3_IOCSTATUS_CI_UPDATE_SEQUENCE           (0x00b1)  #define MPI3_IOCSTATUS_CI_VALIDATION_FAILED         (0x00b2) -#define MPI3_IOCSTATUS_CI_UPDATE_PENDING            (0x00b3) +#define MPI3_IOCSTATUS_CI_KEY_UPDATE_PENDING        (0x00b3) +#define MPI3_IOCSTATUS_CI_KEY_UPDATE_NOT_POSSIBLE   (0x00b4)  #define MPI3_IOCSTATUS_SECURITY_KEY_REQUIRED        (0x00c0) +#define MPI3_IOCSTATUS_SECURITY_VIOLATION           (0x00c1)  #define MPI3_IOCSTATUS_INVALID_QUEUE_ID             (0x0f00)  #define MPI3_IOCSTATUS_INVALID_QUEUE_SIZE           (0x0f01)  #define MPI3_IOCSTATUS_INVALID_MSIX_VECTOR          (0x0f02) |