diff options
Diffstat (limited to 'drivers/gpu/drm/amd/include')
11 files changed, 253 insertions, 6 deletions
| diff --git a/drivers/gpu/drm/amd/include/amd_shared.h b/drivers/gpu/drm/amd/include/amd_shared.h index d655a76bedc6..e98c84ef206f 100644 --- a/drivers/gpu/drm/amd/include/amd_shared.h +++ b/drivers/gpu/drm/amd/include/amd_shared.h @@ -40,6 +40,13 @@ enum amd_chip_flags {  	AMD_EXP_HW_SUPPORT = 0x00080000UL,  }; +enum amd_apu_flags { +	AMD_APU_IS_RAVEN = 0x00000001UL, +	AMD_APU_IS_RAVEN2 = 0x00000002UL, +	AMD_APU_IS_PICASSO = 0x00000004UL, +	AMD_APU_IS_RENOIR = 0x00000008UL, +}; +  enum amd_ip_block_type {  	AMD_IP_BLOCK_TYPE_COMMON,  	AMD_IP_BLOCK_TYPE_GMC, @@ -150,6 +157,13 @@ enum DC_FEATURE_MASK {  	DC_PSR_MASK = 0x8,  }; +enum DC_DEBUG_MASK { +	DC_DISABLE_PIPE_SPLIT = 0x1, +	DC_DISABLE_STUTTER = 0x2, +	DC_DISABLE_DSC = 0x4, +	DC_DISABLE_CLOCK_GATING = 0x8 +}; +  enum amd_dpm_forced_level;  /**   * struct amd_ip_funcs - general hooks for managing amdgpu IP Blocks diff --git a/drivers/gpu/drm/amd/include/asic_reg/gc/gc_10_1_0_sh_mask.h b/drivers/gpu/drm/amd/include/asic_reg/gc/gc_10_1_0_sh_mask.h index e7db6f9f9c86..8b0b9a2a8fed 100644 --- a/drivers/gpu/drm/amd/include/asic_reg/gc/gc_10_1_0_sh_mask.h +++ b/drivers/gpu/drm/amd/include/asic_reg/gc/gc_10_1_0_sh_mask.h @@ -5599,6 +5599,7 @@  #define GRBM_PWR_CNTL__ALL_REQ_EN_MASK                                                                        0x00008000L  //GRBM_STATUS  #define GRBM_STATUS__ME0PIPE0_CMDFIFO_AVAIL__SHIFT                                                            0x0 +#define GRBM_STATUS__RSMU_RQ_PENDING__SHIFT                                                                   0x5  #define GRBM_STATUS__ME0PIPE0_CF_RQ_PENDING__SHIFT                                                            0x7  #define GRBM_STATUS__ME0PIPE0_PF_RQ_PENDING__SHIFT                                                            0x8  #define GRBM_STATUS__GDS_DMA_RQ_PENDING__SHIFT                                                                0x9 @@ -5619,6 +5620,7 @@  #define GRBM_STATUS__CB_BUSY__SHIFT                                                                           0x1e  #define GRBM_STATUS__GUI_ACTIVE__SHIFT                                                                        0x1f  #define GRBM_STATUS__ME0PIPE0_CMDFIFO_AVAIL_MASK                                                              0x0000000FL +#define GRBM_STATUS__RSMU_RQ_PENDING_MASK                                                                     0x00000020L  #define GRBM_STATUS__ME0PIPE0_CF_RQ_PENDING_MASK                                                              0x00000080L  #define GRBM_STATUS__ME0PIPE0_PF_RQ_PENDING_MASK                                                              0x00000100L  #define GRBM_STATUS__GDS_DMA_RQ_PENDING_MASK                                                                  0x00000200L @@ -5832,6 +5834,7 @@  #define GRBM_READ_ERROR__READ_ERROR_MASK                                                                      0x80000000L  //GRBM_READ_ERROR2  #define GRBM_READ_ERROR2__READ_REQUESTER_CPF__SHIFT                                                           0x10 +#define GRBM_READ_ERROR2__READ_REQUESTER_RSMU__SHIFT                                                          0x11  #define GRBM_READ_ERROR2__READ_REQUESTER_RLC__SHIFT                                                           0x12  #define GRBM_READ_ERROR2__READ_REQUESTER_GDS_DMA__SHIFT                                                       0x13  #define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_CF__SHIFT                                                   0x14 @@ -5847,6 +5850,7 @@  #define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE2__SHIFT                                                      0x1e  #define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE3__SHIFT                                                      0x1f  #define GRBM_READ_ERROR2__READ_REQUESTER_CPF_MASK                                                             0x00010000L +#define GRBM_READ_ERROR2__READ_REQUESTER_RSMU_MASK                                                            0x00020000L  #define GRBM_READ_ERROR2__READ_REQUESTER_RLC_MASK                                                             0x00040000L  #define GRBM_READ_ERROR2__READ_REQUESTER_GDS_DMA_MASK                                                         0x00080000L  #define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_CF_MASK                                                     0x00100000L diff --git a/drivers/gpu/drm/amd/include/asic_reg/nbif/nbif_6_1_offset.h b/drivers/gpu/drm/amd/include/asic_reg/nbif/nbif_6_1_offset.h index 68d0ffad28c7..92fd27c26a77 100644 --- a/drivers/gpu/drm/amd/include/asic_reg/nbif/nbif_6_1_offset.h +++ b/drivers/gpu/drm/amd/include/asic_reg/nbif/nbif_6_1_offset.h @@ -1162,8 +1162,10 @@  #define mmRCC_CONFIG_MEMSIZE_BASE_IDX                                                                  0  #define mmRCC_CONFIG_RESERVED                                                                          0x0de4 // duplicate   #define mmRCC_CONFIG_RESERVED_BASE_IDX                                                                 0 +#ifndef mmRCC_IOV_FUNC_IDENTIFIER  #define mmRCC_IOV_FUNC_IDENTIFIER                                                                      0x0de5 // duplicate   #define mmRCC_IOV_FUNC_IDENTIFIER_BASE_IDX                                                             0 +#endif  // addressBlock: syshub_mmreg_ind_syshubdec diff --git a/drivers/gpu/drm/amd/include/asic_reg/nbio/nbio_7_0_offset.h b/drivers/gpu/drm/amd/include/asic_reg/nbio/nbio_7_0_offset.h index 435462294fbc..a7cd760ebf8f 100644 --- a/drivers/gpu/drm/amd/include/asic_reg/nbio/nbio_7_0_offset.h +++ b/drivers/gpu/drm/amd/include/asic_reg/nbio/nbio_7_0_offset.h @@ -4251,8 +4251,10 @@  #define mmRCC_CONFIG_MEMSIZE_BASE_IDX                                                                  2  #define mmRCC_CONFIG_RESERVED                                                                          0x00c4  #define mmRCC_CONFIG_RESERVED_BASE_IDX                                                                 2 +#ifndef mmRCC_IOV_FUNC_IDENTIFIER  #define mmRCC_IOV_FUNC_IDENTIFIER                                                                      0x00c5  #define mmRCC_IOV_FUNC_IDENTIFIER_BASE_IDX                                                             2 +#endif  // addressBlock: nbio_nbif0_rcc_dev0_BIFDEC1 diff --git a/drivers/gpu/drm/amd/include/asic_reg/nbio/nbio_7_4_offset.h b/drivers/gpu/drm/amd/include/asic_reg/nbio/nbio_7_4_offset.h index ce5830ebe095..0c5a08bc034a 100644 --- a/drivers/gpu/drm/amd/include/asic_reg/nbio/nbio_7_4_offset.h +++ b/drivers/gpu/drm/amd/include/asic_reg/nbio/nbio_7_4_offset.h @@ -2687,8 +2687,10 @@  #define mmRCC_CONFIG_MEMSIZE_BASE_IDX                                                                  2  #define mmRCC_CONFIG_RESERVED                                                                          0x00c4  #define mmRCC_CONFIG_RESERVED_BASE_IDX                                                                 2 +#ifndef mmRCC_IOV_FUNC_IDENTIFIER  #define mmRCC_IOV_FUNC_IDENTIFIER                                                                      0x00c5  #define mmRCC_IOV_FUNC_IDENTIFIER_BASE_IDX                                                             2 +#endif  // addressBlock: nbio_nbif0_rcc_dev0_BIFDEC1 diff --git a/drivers/gpu/drm/amd/include/asic_reg/pwr/pwr_10_0_offset.h b/drivers/gpu/drm/amd/include/asic_reg/pwr/pwr_10_0_offset.h new file mode 100644 index 000000000000..e87c359ea1fe --- /dev/null +++ b/drivers/gpu/drm/amd/include/asic_reg/pwr/pwr_10_0_offset.h @@ -0,0 +1,27 @@ +/* + * Copyright (C) 2020  Advanced Micro Devices, Inc. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included + * in all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS + * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL + * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN + * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN + * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. + */ +#ifndef _pwr_10_0_OFFSET_HEADER +#define _pwr_10_0_OFFSET_HEADER + +#define mmPWR_MISC_CNTL_STATUS                                                                         0x0183 +#define mmPWR_MISC_CNTL_STATUS_BASE_IDX                                                                0 + +#endif diff --git a/drivers/gpu/drm/amd/include/asic_reg/pwr/pwr_10_0_sh_mask.h b/drivers/gpu/drm/amd/include/asic_reg/pwr/pwr_10_0_sh_mask.h new file mode 100644 index 000000000000..8a000c21651c --- /dev/null +++ b/drivers/gpu/drm/amd/include/asic_reg/pwr/pwr_10_0_sh_mask.h @@ -0,0 +1,30 @@ +/* + * Copyright (C) 2020  Advanced Micro Devices, Inc. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included + * in all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS + * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL + * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN + * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN + * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. + */ +#ifndef _pwr_10_0_SH_MASK_HEADER +#define _pwr_10_0_SH_MASK_HEADER + +//PWR_MISC_CNTL_STATUS +#define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT                                                      0x0 +#define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT                                                        0x1 +#define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK                                                        0x00000001L +#define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK                                                          0x00000006L + +#endif diff --git a/drivers/gpu/drm/amd/include/asic_reg/smuio/smuio_12_0_0_offset.h b/drivers/gpu/drm/amd/include/asic_reg/smuio/smuio_12_0_0_offset.h new file mode 100644 index 000000000000..9bf73284ad73 --- /dev/null +++ b/drivers/gpu/drm/amd/include/asic_reg/smuio/smuio_12_0_0_offset.h @@ -0,0 +1,30 @@ +/* + * Copyright (C) 2020  Advanced Micro Devices, Inc. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included + * in all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS + * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL + * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN + * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN + * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. + */ +#ifndef _smuio_12_0_0_OFFSET_HEADER +#define _smuio_12_0_0_OFFSET_HEADER + +#define mmSMUIO_GFX_MISC_CNTL                                                                          0x00c8 +#define mmSMUIO_GFX_MISC_CNTL_BASE_IDX                                                                 0 + +#define mmPWR_MISC_CNTL_STATUS                                                                         0x0183 +#define mmPWR_MISC_CNTL_STATUS_BASE_IDX                                                                1 + +#endif diff --git a/drivers/gpu/drm/amd/include/asic_reg/smuio/smuio_12_0_0_sh_mask.h b/drivers/gpu/drm/amd/include/asic_reg/smuio/smuio_12_0_0_sh_mask.h new file mode 100644 index 000000000000..26556fa3d054 --- /dev/null +++ b/drivers/gpu/drm/amd/include/asic_reg/smuio/smuio_12_0_0_sh_mask.h @@ -0,0 +1,33 @@ +/* + * Copyright (C) 2020  Advanced Micro Devices, Inc. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included + * in all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS + * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL + * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN + * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN + * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. + */ +#ifndef _smuio_12_0_0_SH_MASK_HEADER +#define _smuio_12_0_0_SH_MASK_HEADER + +//SMUIO_GFX_MISC_CNTL +#define SMUIO_GFX_MISC_CNTL__PWR_GFXOFF_STATUS_MASK                                                           0x00000006L +#define SMUIO_GFX_MISC_CNTL__PWR_GFXOFF_STATUS__SHIFT                                                         0x1 +//PWR_MISC_CNTL_STATUS +#define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT                                                      0x0 +#define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT                                                        0x1 +#define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK                                                        0x00000001L +#define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK                                                          0x00000006L + +#endif diff --git a/drivers/gpu/drm/amd/include/atomfirmware.h b/drivers/gpu/drm/amd/include/atomfirmware.h index 70146518174c..b36ea8340afa 100644 --- a/drivers/gpu/drm/amd/include/atomfirmware.h +++ b/drivers/gpu/drm/amd/include/atomfirmware.h @@ -972,11 +972,13 @@ struct atom_ext_display_path  };  //usCaps -enum ext_display_path_cap_def -{ -  EXT_DISPLAY_PATH_CAPS__HBR2_DISABLE               =0x0001, -  EXT_DISPLAY_PATH_CAPS__DP_FIXED_VS_EN             =0x0002, -  EXT_DISPLAY_PATH_CAPS__EXT_CHIP_MASK              =0x007C,            +enum ext_display_path_cap_def { +	EXT_DISPLAY_PATH_CAPS__HBR2_DISABLE =           0x0001, +	EXT_DISPLAY_PATH_CAPS__DP_FIXED_VS_EN =         0x0002, +	EXT_DISPLAY_PATH_CAPS__EXT_CHIP_MASK =          0x007C, +	EXT_DISPLAY_PATH_CAPS__HDMI20_PI3EQX1204 =      (0x01 << 2), //PI redriver chip +	EXT_DISPLAY_PATH_CAPS__HDMI20_TISN65DP159RSBT = (0x02 << 2), //TI retimer chip +	EXT_DISPLAY_PATH_CAPS__HDMI20_PARADE_PS175 =    (0x03 << 2)  //Parade DP->HDMI recoverter chip  };  struct atom_external_display_connection_info @@ -1876,6 +1878,108 @@ struct atom_smc_dpm_info_v4_6    uint32_t   boardreserved[10];  }; +struct atom_smc_dpm_info_v4_7 +{ +  struct   atom_common_table_header  table_header; +    // SECTION: BOARD PARAMETERS +    // I2C Control +  struct smudpm_i2c_controller_config_v2  I2cControllers[8]; + +  // SVI2 Board Parameters +  uint16_t     MaxVoltageStepGfx; // In mV(Q2) Max voltage step that SMU will request. Multiple steps are taken if voltage change exceeds this value. +  uint16_t     MaxVoltageStepSoc; // In mV(Q2) Max voltage step that SMU will request. Multiple steps are taken if voltage change exceeds this value. + +  uint8_t      VddGfxVrMapping;   // Use VR_MAPPING* bitfields +  uint8_t      VddSocVrMapping;   // Use VR_MAPPING* bitfields +  uint8_t      VddMem0VrMapping;  // Use VR_MAPPING* bitfields +  uint8_t      VddMem1VrMapping;  // Use VR_MAPPING* bitfields + +  uint8_t      GfxUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode +  uint8_t      SocUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode +  uint8_t      ExternalSensorPresent; // External RDI connected to TMON (aka TEMP IN) +  uint8_t      Padding8_V; + +  // Telemetry Settings +  uint16_t     GfxMaxCurrent;   // in Amps +  uint8_t      GfxOffset;       // in Amps +  uint8_t      Padding_TelemetryGfx; +  uint16_t     SocMaxCurrent;   // in Amps +  uint8_t      SocOffset;       // in Amps +  uint8_t      Padding_TelemetrySoc; + +  uint16_t     Mem0MaxCurrent;   // in Amps +  uint8_t      Mem0Offset;       // in Amps +  uint8_t      Padding_TelemetryMem0; + +  uint16_t     Mem1MaxCurrent;   // in Amps +  uint8_t      Mem1Offset;       // in Amps +  uint8_t      Padding_TelemetryMem1; + +  // GPIO Settings +  uint8_t      AcDcGpio;        // GPIO pin configured for AC/DC switching +  uint8_t      AcDcPolarity;    // GPIO polarity for AC/DC switching +  uint8_t      VR0HotGpio;      // GPIO pin configured for VR0 HOT event +  uint8_t      VR0HotPolarity;  // GPIO polarity for VR0 HOT event + +  uint8_t      VR1HotGpio;      // GPIO pin configured for VR1 HOT event +  uint8_t      VR1HotPolarity;  // GPIO polarity for VR1 HOT event +  uint8_t      GthrGpio;        // GPIO pin configured for GTHR Event +  uint8_t      GthrPolarity;    // replace GPIO polarity for GTHR + +  // LED Display Settings +  uint8_t      LedPin0;         // GPIO number for LedPin[0] +  uint8_t      LedPin1;         // GPIO number for LedPin[1] +  uint8_t      LedPin2;         // GPIO number for LedPin[2] +  uint8_t      padding8_4; + +  // GFXCLK PLL Spread Spectrum +  uint8_t      PllGfxclkSpreadEnabled;   // on or off +  uint8_t      PllGfxclkSpreadPercent;   // Q4.4 +  uint16_t     PllGfxclkSpreadFreq;      // kHz + +  // GFXCLK DFLL Spread Spectrum +  uint8_t      DfllGfxclkSpreadEnabled;   // on or off +  uint8_t      DfllGfxclkSpreadPercent;   // Q4.4 +  uint16_t     DfllGfxclkSpreadFreq;      // kHz + +  // UCLK Spread Spectrum +  uint8_t      UclkSpreadEnabled;   // on or off +  uint8_t      UclkSpreadPercent;   // Q4.4 +  uint16_t     UclkSpreadFreq;      // kHz + +  // SOCCLK Spread Spectrum +  uint8_t      SoclkSpreadEnabled;   // on or off +  uint8_t      SocclkSpreadPercent;   // Q4.4 +  uint16_t     SocclkSpreadFreq;      // kHz + +  // Total board power +  uint16_t     TotalBoardPower;     //Only needed for TCP Estimated case, where TCP = TGP+Total Board Power +  uint16_t     BoardPadding; + +  // Mvdd Svi2 Div Ratio Setting +  uint32_t     MvddRatio; // This is used for MVDD Vid workaround. It has 16 fractional bits (Q16.16) + +  // GPIO pins for I2C communications with 2nd controller for Input Telemetry Sequence +  uint8_t      GpioI2cScl;          // Serial Clock +  uint8_t      GpioI2cSda;          // Serial Data +  uint16_t     GpioPadding; + +  // Additional LED Display Settings +  uint8_t      LedPin3;         // GPIO number for LedPin[3] - PCIE GEN Speed +  uint8_t      LedPin4;         // GPIO number for LedPin[4] - PMFW Error Status +  uint16_t     LedEnableMask; + +  // Power Limit Scalars +  uint8_t      PowerLimitScalar[4];    //[PPT_THROTTLER_COUNT] + +  uint8_t      MvddUlvPhaseSheddingMask; +  uint8_t      VddciUlvPhaseSheddingMask; +  uint8_t      Padding8_Psi1; +  uint8_t      Padding8_Psi2; + +  uint32_t     BoardReserved[5]; +}; +  /*     ***************************************************************************      Data Table asic_profiling_info  structure diff --git a/drivers/gpu/drm/amd/include/cgs_common.h b/drivers/gpu/drm/amd/include/cgs_common.h index a69deb3a2ac0..60a6536ff656 100644 --- a/drivers/gpu/drm/amd/include/cgs_common.h +++ b/drivers/gpu/drm/amd/include/cgs_common.h @@ -32,7 +32,6 @@ struct cgs_device;   * enum cgs_ind_reg - Indirect register spaces   */  enum cgs_ind_reg { -	CGS_IND_REG__MMIO,  	CGS_IND_REG__PCIE,  	CGS_IND_REG__SMC,  	CGS_IND_REG__UVD_CTX, |