diff options
Diffstat (limited to 'drivers/gpu/drm/amd/amdgpu')
78 files changed, 6478 insertions, 10973 deletions
diff --git a/drivers/gpu/drm/amd/amdgpu/Makefile b/drivers/gpu/drm/amd/amdgpu/Makefile index 616dfd4a1398..04c270757030 100644 --- a/drivers/gpu/drm/amd/amdgpu/Makefile +++ b/drivers/gpu/drm/amd/amdgpu/Makefile @@ -3,7 +3,9 @@  # Direct Rendering Infrastructure (DRI) in XFree86 4.1.0 and higher.  ccflags-y := -Iinclude/drm -Idrivers/gpu/drm/amd/include/asic_reg \ -	-Idrivers/gpu/drm/amd/include +	-Idrivers/gpu/drm/amd/include \ +	-Idrivers/gpu/drm/amd/amdgpu \ +	-Idrivers/gpu/drm/amd/scheduler  amdgpu-y := amdgpu_drv.o @@ -21,7 +23,8 @@ amdgpu-y += amdgpu_device.o amdgpu_kms.o \  # add asic specific block  amdgpu-$(CONFIG_DRM_AMDGPU_CIK)+= cik.o gmc_v7_0.o cik_ih.o kv_smc.o kv_dpm.o \ -	ci_smc.o ci_dpm.o dce_v8_0.o gfx_v7_0.o cik_sdma.o uvd_v4_2.o vce_v2_0.o +	ci_smc.o ci_dpm.o dce_v8_0.o gfx_v7_0.o cik_sdma.o uvd_v4_2.o vce_v2_0.o \ +	amdgpu_amdkfd_gfx_v7.o  amdgpu-y += \  	vi.o @@ -43,6 +46,7 @@ amdgpu-y += \  	amdgpu_dpm.o \  	cz_smc.o cz_dpm.o \  	tonga_smc.o tonga_dpm.o \ +	fiji_smc.o fiji_dpm.o \  	iceland_smc.o iceland_dpm.o  # add DCE block @@ -71,6 +75,20 @@ amdgpu-y += \  	amdgpu_vce.o \  	vce_v3_0.o +# add amdkfd interfaces +amdgpu-y += \ +	 amdgpu_amdkfd.o \ +	 amdgpu_amdkfd_gfx_v8.o + +# add cgs +amdgpu-y += amdgpu_cgs.o + +# GPU scheduler +amdgpu-y += \ +	../scheduler/gpu_scheduler.o \ +	../scheduler/sched_fence.o \ +	amdgpu_sched.o +  amdgpu-$(CONFIG_COMPAT) += amdgpu_ioc32.o  amdgpu-$(CONFIG_VGA_SWITCHEROO) += amdgpu_atpx_handler.o  amdgpu-$(CONFIG_ACPI) += amdgpu_acpi.o diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu.h b/drivers/gpu/drm/amd/amdgpu/amdgpu.h index 01657830b470..668939a14206 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu.h +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu.h @@ -42,17 +42,19 @@  #include <ttm/ttm_module.h>  #include <ttm/ttm_execbuf_util.h> +#include <drm/drmP.h>  #include <drm/drm_gem.h>  #include <drm/amdgpu_drm.h>  #include "amd_shared.h" -#include "amdgpu_family.h"  #include "amdgpu_mode.h"  #include "amdgpu_ih.h"  #include "amdgpu_irq.h"  #include "amdgpu_ucode.h"  #include "amdgpu_gds.h" +#include "gpu_scheduler.h" +  /*   * Modules parameters.   */ @@ -77,7 +79,11 @@ extern int amdgpu_bapm;  extern int amdgpu_deep_color;  extern int amdgpu_vm_size;  extern int amdgpu_vm_block_size; +extern int amdgpu_enable_scheduler; +extern int amdgpu_sched_jobs; +extern int amdgpu_sched_hw_submission; +#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000  #define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */  #define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)  /* AMDGPU_IB_POOL_SIZE must be a power of 2 */ @@ -92,6 +98,9 @@ extern int amdgpu_vm_block_size;  #define AMDGPU_MAX_COMPUTE_RINGS		8  #define AMDGPU_MAX_VCE_RINGS			2 +/* max number of IP instances */ +#define AMDGPU_MAX_SDMA_INSTANCES		2 +  /* number of hw syncs before falling back on blocking */  #define AMDGPU_NUM_SYNCS			4 @@ -177,7 +186,9 @@ struct amdgpu_vm;  struct amdgpu_ring;  struct amdgpu_semaphore;  struct amdgpu_cs_parser; +struct amdgpu_job;  struct amdgpu_irq_src; +struct amdgpu_fpriv;  enum amdgpu_cp_irq {  	AMDGPU_CP_IRQ_GFX_EOP = 0, @@ -239,7 +250,7 @@ struct amdgpu_buffer_funcs {  	unsigned	copy_num_dw;  	/* used for buffer migration */ -	void (*emit_copy_buffer)(struct amdgpu_ring *ring, +	void (*emit_copy_buffer)(struct amdgpu_ib *ib,  				 /* src addr in bytes */  				 uint64_t src_offset,  				 /* dst addr in bytes */ @@ -254,7 +265,7 @@ struct amdgpu_buffer_funcs {  	unsigned	fill_num_dw;  	/* used for buffer clearing */ -	void (*emit_fill_buffer)(struct amdgpu_ring *ring, +	void (*emit_fill_buffer)(struct amdgpu_ib *ib,  				 /* value to write to memory */  				 uint32_t src_data,  				 /* dst addr in bytes */ @@ -332,6 +343,8 @@ struct amdgpu_ring_funcs {  	int (*test_ring)(struct amdgpu_ring *ring);  	int (*test_ib)(struct amdgpu_ring *ring);  	bool (*is_lockup)(struct amdgpu_ring *ring); +	/* insert NOP packets */ +	void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);  };  /* @@ -381,10 +394,10 @@ struct amdgpu_fence_driver {  	uint64_t			sync_seq[AMDGPU_MAX_RINGS];  	atomic64_t			last_seq;  	bool				initialized; -	bool				delayed_irq;  	struct amdgpu_irq_src		*irq_src;  	unsigned			irq_type;  	struct delayed_work             lockup_work; +	wait_queue_head_t		fence_queue;  };  /* some special values for the owner field */ @@ -423,20 +436,20 @@ void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);  int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,  				   struct amdgpu_irq_src *irq_src,  				   unsigned irq_type); +void amdgpu_fence_driver_suspend(struct amdgpu_device *adev); +void amdgpu_fence_driver_resume(struct amdgpu_device *adev);  int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,  		      struct amdgpu_fence **fence); -int amdgpu_fence_recreate(struct amdgpu_ring *ring, void *owner, -			  uint64_t seq, struct amdgpu_fence **fence);  void amdgpu_fence_process(struct amdgpu_ring *ring);  int amdgpu_fence_wait_next(struct amdgpu_ring *ring);  int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);  unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring); -bool amdgpu_fence_signaled(struct amdgpu_fence *fence); -int amdgpu_fence_wait(struct amdgpu_fence *fence, bool interruptible); -int amdgpu_fence_wait_any(struct amdgpu_device *adev, -			  struct amdgpu_fence **fences, -			  bool intr); +signed long amdgpu_fence_wait_any(struct amdgpu_device *adev, +				  struct fence **array, +				  uint32_t count, +				  bool intr, +				  signed long t);  struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);  void amdgpu_fence_unref(struct amdgpu_fence **fence); @@ -481,7 +494,7 @@ static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,  	return a->seq < b->seq;  } -int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,  +int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,  			   void *owner, struct amdgpu_fence **fence);  /* @@ -509,7 +522,7 @@ int amdgpu_copy_buffer(struct amdgpu_ring *ring,  		       uint64_t dst_offset,  		       uint32_t byte_count,  		       struct reservation_object *resv, -		       struct amdgpu_fence **fence); +		       struct fence **fence);  int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);  struct amdgpu_bo_list_entry { @@ -532,14 +545,16 @@ struct amdgpu_bo_va_mapping {  struct amdgpu_bo_va {  	/* protected by bo being reserved */  	struct list_head		bo_list; -	uint64_t			addr; -	struct amdgpu_fence		*last_pt_update; +	struct fence		        *last_pt_update;  	unsigned			ref_count; -	/* protected by vm mutex */ -	struct list_head		mappings; +	/* protected by vm mutex and spinlock */  	struct list_head		vm_status; +	/* mappings for this bo_va */ +	struct list_head		invalids; +	struct list_head		valids; +  	/* constant after initialization */  	struct amdgpu_vm		*vm;  	struct amdgpu_bo		*bo; @@ -643,7 +658,7 @@ struct amdgpu_sa_bo {  	struct amdgpu_sa_manager	*manager;  	unsigned			soffset;  	unsigned			eoffset; -	struct amdgpu_fence		*fence; +	struct fence		        *fence;  };  /* @@ -685,7 +700,7 @@ bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,  				struct amdgpu_semaphore *semaphore);  void amdgpu_semaphore_free(struct amdgpu_device *adev,  			   struct amdgpu_semaphore **semaphore, -			   struct amdgpu_fence *fence); +			   struct fence *fence);  /*   * Synchronization @@ -693,20 +708,23 @@ void amdgpu_semaphore_free(struct amdgpu_device *adev,  struct amdgpu_sync {  	struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];  	struct amdgpu_fence	*sync_to[AMDGPU_MAX_RINGS]; -	struct amdgpu_fence	*last_vm_update; +	DECLARE_HASHTABLE(fences, 4); +	struct fence	        *last_vm_update;  };  void amdgpu_sync_create(struct amdgpu_sync *sync); -void amdgpu_sync_fence(struct amdgpu_sync *sync, -		       struct amdgpu_fence *fence); +int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync, +		      struct fence *f);  int amdgpu_sync_resv(struct amdgpu_device *adev,  		     struct amdgpu_sync *sync,  		     struct reservation_object *resv,  		     void *owner);  int amdgpu_sync_rings(struct amdgpu_sync *sync,  		      struct amdgpu_ring *ring); +struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync); +int amdgpu_sync_wait(struct amdgpu_sync *sync);  void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync, -		      struct amdgpu_fence *fence); +		      struct fence *fence);  /*   * GART structures, functions & helpers @@ -821,7 +839,9 @@ struct amdgpu_flip_work {  	uint64_t			base;  	struct drm_pending_vblank_event *event;  	struct amdgpu_bo		*old_rbo; -	struct fence			*fence; +	struct fence			*excl; +	unsigned			shared_count; +	struct fence			**shared;  }; @@ -844,6 +864,8 @@ struct amdgpu_ib {  	uint32_t			gws_base, gws_size;  	uint32_t			oa_base, oa_size;  	uint32_t			flags; +	/* resulting sequence number */ +	uint64_t			sequence;  };  enum amdgpu_ring_type { @@ -854,11 +876,23 @@ enum amdgpu_ring_type {  	AMDGPU_RING_TYPE_VCE  }; +extern struct amd_sched_backend_ops amdgpu_sched_ops; + +int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev, +					 struct amdgpu_ring *ring, +					 struct amdgpu_ib *ibs, +					 unsigned num_ibs, +					 int (*free_job)(struct amdgpu_job *), +					 void *owner, +					 struct fence **fence); +  struct amdgpu_ring {  	struct amdgpu_device		*adev;  	const struct amdgpu_ring_funcs	*funcs;  	struct amdgpu_fence_driver	fence_drv; +	struct amd_gpu_scheduler 	*scheduler; +	spinlock_t              fence_lock;  	struct mutex		*ring_lock;  	struct amdgpu_bo	*ring_obj;  	volatile uint32_t	*ring; @@ -892,6 +926,7 @@ struct amdgpu_ring {  	struct amdgpu_ctx	*current_ctx;  	enum amdgpu_ring_type	type;  	char			name[16]; +	bool                    is_pte_ring;  };  /* @@ -933,7 +968,7 @@ struct amdgpu_vm_id {  	unsigned		id;  	uint64_t		pd_gpu_addr;  	/* last flushed PD/PT update */ -	struct amdgpu_fence	*flushed_updates; +	struct fence	        *flushed_updates;  	/* last use of vmid */  	struct amdgpu_fence	*last_id_use;  }; @@ -943,18 +978,22 @@ struct amdgpu_vm {  	struct rb_root		va; -	/* protecting invalidated and freed */ +	/* protecting invalidated */  	spinlock_t		status_lock;  	/* BOs moved, but not yet updated in the PT */  	struct list_head	invalidated; -	/* BOs freed, but not yet updated in the PT */ +	/* BOs cleared in the PT because of a move */ +	struct list_head	cleared; + +	/* BO mappings freed, but not yet updated in the PT */  	struct list_head	freed;  	/* contains the page directory */  	struct amdgpu_bo	*page_directory;  	unsigned		max_pde_used; +	struct fence		*page_directory_fence;  	/* array of page tables, one for each page directory entry */  	struct amdgpu_vm_pt	*page_tables; @@ -983,27 +1022,47 @@ struct amdgpu_vm_manager {   * context related structures   */ -struct amdgpu_ctx_state { -	uint64_t flags; -	uint32_t hangs; +#define AMDGPU_CTX_MAX_CS_PENDING	16 + +struct amdgpu_ctx_ring { +	uint64_t		sequence; +	struct fence		*fences[AMDGPU_CTX_MAX_CS_PENDING]; +	struct amd_sched_entity	entity;  };  struct amdgpu_ctx { -	/* call kref_get()before CS start and kref_put() after CS fence signaled */ -	struct kref refcount; -	struct amdgpu_fpriv *fpriv; -	struct amdgpu_ctx_state state; -	uint32_t id; -	unsigned reset_counter; +	struct kref		refcount; +	struct amdgpu_device    *adev; +	unsigned		reset_counter; +	spinlock_t		ring_lock; +	struct amdgpu_ctx_ring	rings[AMDGPU_MAX_RINGS];  };  struct amdgpu_ctx_mgr { -	struct amdgpu_device *adev; -	struct idr ctx_handles; -	/* lock for IDR system */ -	struct mutex lock; +	struct amdgpu_device	*adev; +	struct mutex		lock; +	/* protected by lock */ +	struct idr		ctx_handles;  }; +int amdgpu_ctx_init(struct amdgpu_device *adev, bool kernel, +		    struct amdgpu_ctx *ctx); +void amdgpu_ctx_fini(struct amdgpu_ctx *ctx); + +struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id); +int amdgpu_ctx_put(struct amdgpu_ctx *ctx); + +uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring, +			      struct fence *fence); +struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx, +				   struct amdgpu_ring *ring, uint64_t seq); + +int amdgpu_ctx_ioctl(struct drm_device *dev, void *data, +		     struct drm_file *filp); + +void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr); +void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr); +  /*   * file private structure   */ @@ -1012,7 +1071,7 @@ struct amdgpu_fpriv {  	struct amdgpu_vm	vm;  	struct mutex		bo_list_lock;  	struct idr		bo_list_handles; -	struct amdgpu_ctx_mgr ctx_mgr; +	struct amdgpu_ctx_mgr	ctx_mgr;  };  /* @@ -1130,6 +1189,9 @@ struct amdgpu_gfx {  	uint32_t			me_feature_version;  	uint32_t			ce_feature_version;  	uint32_t			pfp_feature_version; +	uint32_t			rlc_feature_version; +	uint32_t			mec_feature_version; +	uint32_t			mec2_feature_version;  	struct amdgpu_ring		gfx_ring[AMDGPU_MAX_GFX_RINGS];  	unsigned			num_gfx_rings;  	struct amdgpu_ring		compute_ring[AMDGPU_MAX_COMPUTE_RINGS]; @@ -1157,6 +1219,7 @@ int amdgpu_ib_ring_tests(struct amdgpu_device *adev);  void amdgpu_ring_free_size(struct amdgpu_ring *ring);  int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);  int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw); +void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);  void amdgpu_ring_commit(struct amdgpu_ring *ring);  void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);  void amdgpu_ring_undo(struct amdgpu_ring *ring); @@ -1204,6 +1267,16 @@ struct amdgpu_cs_parser {  	struct amdgpu_user_fence uf;  }; +struct amdgpu_job { +	struct amd_sched_job    base; +	struct amdgpu_device	*adev; +	struct amdgpu_ib	*ibs; +	uint32_t		num_ibs; +	struct mutex            job_lock; +	struct amdgpu_user_fence uf; +	int (*free_job)(struct amdgpu_job *sched_job); +}; +  static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)  {  	return p->ibs[ib_idx].ptr[idx]; @@ -1598,7 +1671,6 @@ struct amdgpu_uvd {  	struct amdgpu_bo	*vcpu_bo;  	void			*cpu_addr;  	uint64_t		gpu_addr; -	void			*saved_bo;  	atomic_t		handles[AMDGPU_MAX_UVD_HANDLES];  	struct drm_file		*filp[AMDGPU_MAX_UVD_HANDLES];  	struct delayed_work	idle_work; @@ -1614,6 +1686,9 @@ struct amdgpu_uvd {  #define AMDGPU_MAX_VCE_HANDLES	16  #define AMDGPU_VCE_FIRMWARE_OFFSET 256 +#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0) +#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1) +  struct amdgpu_vce {  	struct amdgpu_bo	*vcpu_bo;  	uint64_t		gpu_addr; @@ -1626,6 +1701,7 @@ struct amdgpu_vce {  	const struct firmware	*fw;	/* VCE firmware */  	struct amdgpu_ring	ring[AMDGPU_MAX_VCE_RINGS];  	struct amdgpu_irq_src	irq; +	unsigned		harvest_config;  };  /* @@ -1635,8 +1711,10 @@ struct amdgpu_sdma {  	/* SDMA firmware */  	const struct firmware	*fw;  	uint32_t		fw_version; +	uint32_t		feature_version;  	struct amdgpu_ring	ring; +	bool			burst_nop;  };  /* @@ -1841,17 +1919,12 @@ struct amdgpu_atcs {  	struct amdgpu_atcs_functions functions;  }; -int amdgpu_ctx_alloc(struct amdgpu_device *adev,struct amdgpu_fpriv *fpriv, -							uint32_t *id,uint32_t flags); -int amdgpu_ctx_free(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv, -						  uint32_t id); - -void amdgpu_ctx_fini(struct amdgpu_fpriv *fpriv); -struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id); -int amdgpu_ctx_put(struct amdgpu_ctx *ctx); +/* + * CGS + */ +void *amdgpu_cgs_create_device(struct amdgpu_device *adev); +void amdgpu_cgs_destroy_device(void *cgs_device); -extern int amdgpu_ctx_ioctl(struct drm_device *dev, void *data, -						 struct drm_file *filp);  /*   * Core structure, functions and helpers. @@ -1862,6 +1935,12 @@ typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);  typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);  typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t); +struct amdgpu_ip_block_status { +	bool valid; +	bool sw; +	bool hw; +}; +  struct amdgpu_device {  	struct device			*dev;  	struct drm_device		*ddev; @@ -1869,7 +1948,7 @@ struct amdgpu_device {  	struct rw_semaphore		exclusive_lock;  	/* ASIC */ -	enum amdgpu_asic_type           asic_type; +	enum amd_asic_type		asic_type;  	uint32_t			family;  	uint32_t			rev_id;  	uint32_t			external_rev_id; @@ -1962,7 +2041,6 @@ struct amdgpu_device {  	struct amdgpu_irq_src		hpd_irq;  	/* rings */ -	wait_queue_head_t		fence_queue;  	unsigned			fence_context;  	struct mutex			ring_lock;  	unsigned			num_rings; @@ -1985,7 +2063,7 @@ struct amdgpu_device {  	struct amdgpu_gfx		gfx;  	/* sdma */ -	struct amdgpu_sdma		sdma[2]; +	struct amdgpu_sdma		sdma[AMDGPU_MAX_SDMA_INSTANCES];  	struct amdgpu_irq_src		sdma_trap_irq;  	struct amdgpu_irq_src		sdma_illegal_inst_irq; @@ -2004,13 +2082,19 @@ struct amdgpu_device {  	const struct amdgpu_ip_block_version *ip_blocks;  	int				num_ip_blocks; -	bool				*ip_block_enabled; +	struct amdgpu_ip_block_status	*ip_block_status;  	struct mutex	mn_lock;  	DECLARE_HASHTABLE(mn_hash, 7);  	/* tracking pinned memory */  	u64 vram_pin_size;  	u64 gart_pin_size; + +	/* amdkfd interface */ +	struct kfd_dev          *kfd; + +	/* kernel conext for IB submission */ +	struct amdgpu_ctx	kernel_ctx;  };  bool amdgpu_device_is_px(struct drm_device *dev); @@ -2118,6 +2202,21 @@ static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)  	ring->ring_free_dw--;  } +static inline struct amdgpu_sdma * amdgpu_get_sdma_instance(struct amdgpu_ring *ring) +{ +	struct amdgpu_device *adev = ring->adev; +	int i; + +	for (i = 0; i < AMDGPU_MAX_SDMA_INSTANCES; i++) +		if (&adev->sdma[i].ring == ring) +			break; + +	if (i < AMDGPU_MAX_SDMA_INSTANCES) +		return &adev->sdma[i]; +	else +		return NULL; +} +  /*   * ASICs macro.   */ @@ -2169,8 +2268,8 @@ static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)  #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))  #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))  #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s)) -#define amdgpu_emit_copy_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((r), (s), (d), (b)) -#define amdgpu_emit_fill_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((r), (s), (d), (b)) +#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib),  (s), (d), (b)) +#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))  #define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))  #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))  #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev)) @@ -2198,6 +2297,12 @@ void amdgpu_pci_config_reset(struct amdgpu_device *adev);  bool amdgpu_card_posted(struct amdgpu_device *adev);  void amdgpu_update_display_priority(struct amdgpu_device *adev);  bool amdgpu_boot_test_post_card(struct amdgpu_device *adev); +struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev, +						 struct drm_file *filp, +						 struct amdgpu_ctx *ctx, +						 struct amdgpu_ib *ibs, +						 uint32_t num_ibs); +  int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);  int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,  		       u32 ip_instance, u32 ring, @@ -2261,11 +2366,11 @@ void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);  struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,  					  struct amdgpu_vm *vm,  					  struct list_head *head); -struct amdgpu_fence *amdgpu_vm_grab_id(struct amdgpu_ring *ring, -				       struct amdgpu_vm *vm); +int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring, +		      struct amdgpu_sync *sync);  void amdgpu_vm_flush(struct amdgpu_ring *ring,  		     struct amdgpu_vm *vm, -		     struct amdgpu_fence *updates); +		     struct fence *updates);  void amdgpu_vm_fence(struct amdgpu_device *adev,  		     struct amdgpu_vm *vm,  		     struct amdgpu_fence *fence); @@ -2295,7 +2400,7 @@ int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,  		       uint64_t addr);  void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,  		      struct amdgpu_bo_va *bo_va); - +int amdgpu_vm_free_job(struct amdgpu_job *job);  /*   * functions used by amdgpu_encoder.c   */ diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd.c new file mode 100644 index 000000000000..496ed2192eba --- /dev/null +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd.c @@ -0,0 +1,269 @@ +/* + * Copyright 2014 Advanced Micro Devices, Inc. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR + * OTHER DEALINGS IN THE SOFTWARE. + */ + +#include "amdgpu_amdkfd.h" +#include "amd_shared.h" +#include <drm/drmP.h> +#include "amdgpu.h" +#include <linux/module.h> + +const struct kfd2kgd_calls *kfd2kgd; +const struct kgd2kfd_calls *kgd2kfd; +bool (*kgd2kfd_init_p)(unsigned, const struct kgd2kfd_calls**); + +bool amdgpu_amdkfd_init(void) +{ +#if defined(CONFIG_HSA_AMD_MODULE) +	bool (*kgd2kfd_init_p)(unsigned, const struct kgd2kfd_calls**); + +	kgd2kfd_init_p = symbol_request(kgd2kfd_init); + +	if (kgd2kfd_init_p == NULL) +		return false; +#endif +	return true; +} + +bool amdgpu_amdkfd_load_interface(struct amdgpu_device *rdev) +{ +#if defined(CONFIG_HSA_AMD_MODULE) +	bool (*kgd2kfd_init_p)(unsigned, const struct kgd2kfd_calls**); +#endif + +	switch (rdev->asic_type) { +#ifdef CONFIG_DRM_AMDGPU_CIK +	case CHIP_KAVERI: +		kfd2kgd = amdgpu_amdkfd_gfx_7_get_functions(); +		break; +#endif +	case CHIP_CARRIZO: +		kfd2kgd = amdgpu_amdkfd_gfx_8_0_get_functions(); +		break; +	default: +		return false; +	} + +#if defined(CONFIG_HSA_AMD_MODULE) +	kgd2kfd_init_p = symbol_request(kgd2kfd_init); + +	if (kgd2kfd_init_p == NULL) { +		kfd2kgd = NULL; +		return false; +	} + +	if (!kgd2kfd_init_p(KFD_INTERFACE_VERSION, &kgd2kfd)) { +		symbol_put(kgd2kfd_init); +		kfd2kgd = NULL; +		kgd2kfd = NULL; + +		return false; +	} + +	return true; +#elif defined(CONFIG_HSA_AMD) +	if (!kgd2kfd_init(KFD_INTERFACE_VERSION, &kgd2kfd)) { +		kfd2kgd = NULL; +		kgd2kfd = NULL; +		return false; +	} + +	return true; +#else +	kfd2kgd = NULL; +	return false; +#endif +} + +void amdgpu_amdkfd_fini(void) +{ +	if (kgd2kfd) { +		kgd2kfd->exit(); +		symbol_put(kgd2kfd_init); +	} +} + +void amdgpu_amdkfd_device_probe(struct amdgpu_device *rdev) +{ +	if (kgd2kfd) +		rdev->kfd = kgd2kfd->probe((struct kgd_dev *)rdev, +					rdev->pdev, kfd2kgd); +} + +void amdgpu_amdkfd_device_init(struct amdgpu_device *rdev) +{ +	if (rdev->kfd) { +		struct kgd2kfd_shared_resources gpu_resources = { +			.compute_vmid_bitmap = 0xFF00, + +			.first_compute_pipe = 1, +			.compute_pipe_count = 4 - 1, +		}; + +		amdgpu_doorbell_get_kfd_info(rdev, +				&gpu_resources.doorbell_physical_address, +				&gpu_resources.doorbell_aperture_size, +				&gpu_resources.doorbell_start_offset); + +		kgd2kfd->device_init(rdev->kfd, &gpu_resources); +	} +} + +void amdgpu_amdkfd_device_fini(struct amdgpu_device *rdev) +{ +	if (rdev->kfd) { +		kgd2kfd->device_exit(rdev->kfd); +		rdev->kfd = NULL; +	} +} + +void amdgpu_amdkfd_interrupt(struct amdgpu_device *rdev, +		const void *ih_ring_entry) +{ +	if (rdev->kfd) +		kgd2kfd->interrupt(rdev->kfd, ih_ring_entry); +} + +void amdgpu_amdkfd_suspend(struct amdgpu_device *rdev) +{ +	if (rdev->kfd) +		kgd2kfd->suspend(rdev->kfd); +} + +int amdgpu_amdkfd_resume(struct amdgpu_device *rdev) +{ +	int r = 0; + +	if (rdev->kfd) +		r = kgd2kfd->resume(rdev->kfd); + +	return r; +} + +u32 pool_to_domain(enum kgd_memory_pool p) +{ +	switch (p) { +	case KGD_POOL_FRAMEBUFFER: return AMDGPU_GEM_DOMAIN_VRAM; +	default: return AMDGPU_GEM_DOMAIN_GTT; +	} +} + +int alloc_gtt_mem(struct kgd_dev *kgd, size_t size, +			void **mem_obj, uint64_t *gpu_addr, +			void **cpu_ptr) +{ +	struct amdgpu_device *rdev = (struct amdgpu_device *)kgd; +	struct kgd_mem **mem = (struct kgd_mem **) mem_obj; +	int r; + +	BUG_ON(kgd == NULL); +	BUG_ON(gpu_addr == NULL); +	BUG_ON(cpu_ptr == NULL); + +	*mem = kmalloc(sizeof(struct kgd_mem), GFP_KERNEL); +	if ((*mem) == NULL) +		return -ENOMEM; + +	r = amdgpu_bo_create(rdev, size, PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_GTT, +			AMDGPU_GEM_CREATE_CPU_GTT_USWC, NULL, &(*mem)->bo); +	if (r) { +		dev_err(rdev->dev, +			"failed to allocate BO for amdkfd (%d)\n", r); +		return r; +	} + +	/* map the buffer */ +	r = amdgpu_bo_reserve((*mem)->bo, true); +	if (r) { +		dev_err(rdev->dev, "(%d) failed to reserve bo for amdkfd\n", r); +		goto allocate_mem_reserve_bo_failed; +	} + +	r = amdgpu_bo_pin((*mem)->bo, AMDGPU_GEM_DOMAIN_GTT, +				&(*mem)->gpu_addr); +	if (r) { +		dev_err(rdev->dev, "(%d) failed to pin bo for amdkfd\n", r); +		goto allocate_mem_pin_bo_failed; +	} +	*gpu_addr = (*mem)->gpu_addr; + +	r = amdgpu_bo_kmap((*mem)->bo, &(*mem)->cpu_ptr); +	if (r) { +		dev_err(rdev->dev, +			"(%d) failed to map bo to kernel for amdkfd\n", r); +		goto allocate_mem_kmap_bo_failed; +	} +	*cpu_ptr = (*mem)->cpu_ptr; + +	amdgpu_bo_unreserve((*mem)->bo); + +	return 0; + +allocate_mem_kmap_bo_failed: +	amdgpu_bo_unpin((*mem)->bo); +allocate_mem_pin_bo_failed: +	amdgpu_bo_unreserve((*mem)->bo); +allocate_mem_reserve_bo_failed: +	amdgpu_bo_unref(&(*mem)->bo); + +	return r; +} + +void free_gtt_mem(struct kgd_dev *kgd, void *mem_obj) +{ +	struct kgd_mem *mem = (struct kgd_mem *) mem_obj; + +	BUG_ON(mem == NULL); + +	amdgpu_bo_reserve(mem->bo, true); +	amdgpu_bo_kunmap(mem->bo); +	amdgpu_bo_unpin(mem->bo); +	amdgpu_bo_unreserve(mem->bo); +	amdgpu_bo_unref(&(mem->bo)); +	kfree(mem); +} + +uint64_t get_vmem_size(struct kgd_dev *kgd) +{ +	struct amdgpu_device *rdev = +		(struct amdgpu_device *)kgd; + +	BUG_ON(kgd == NULL); + +	return rdev->mc.real_vram_size; +} + +uint64_t get_gpu_clock_counter(struct kgd_dev *kgd) +{ +	struct amdgpu_device *rdev = (struct amdgpu_device *)kgd; + +	if (rdev->asic_funcs->get_gpu_clock_counter) +		return rdev->asic_funcs->get_gpu_clock_counter(rdev); +	return 0; +} + +uint32_t get_max_engine_clock_in_mhz(struct kgd_dev *kgd) +{ +	struct amdgpu_device *rdev = (struct amdgpu_device *)kgd; + +	/* The sclk is in quantas of 10kHz */ +	return rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk / 100; +} diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd.h b/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd.h new file mode 100644 index 000000000000..a8be765542e6 --- /dev/null +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd.h @@ -0,0 +1,65 @@ +/* + * Copyright 2014 Advanced Micro Devices, Inc. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR + * OTHER DEALINGS IN THE SOFTWARE. + */ + +/* amdgpu_amdkfd.h defines the private interface between amdgpu and amdkfd. */ + +#ifndef AMDGPU_AMDKFD_H_INCLUDED +#define AMDGPU_AMDKFD_H_INCLUDED + +#include <linux/types.h> +#include <kgd_kfd_interface.h> + +struct amdgpu_device; + +struct kgd_mem { +	struct amdgpu_bo *bo; +	uint64_t gpu_addr; +	void *cpu_ptr; +}; + +bool amdgpu_amdkfd_init(void); +void amdgpu_amdkfd_fini(void); + +bool amdgpu_amdkfd_load_interface(struct amdgpu_device *rdev); + +void amdgpu_amdkfd_suspend(struct amdgpu_device *rdev); +int amdgpu_amdkfd_resume(struct amdgpu_device *rdev); +void amdgpu_amdkfd_interrupt(struct amdgpu_device *rdev, +			const void *ih_ring_entry); +void amdgpu_amdkfd_device_probe(struct amdgpu_device *rdev); +void amdgpu_amdkfd_device_init(struct amdgpu_device *rdev); +void amdgpu_amdkfd_device_fini(struct amdgpu_device *rdev); + +struct kfd2kgd_calls *amdgpu_amdkfd_gfx_7_get_functions(void); +struct kfd2kgd_calls *amdgpu_amdkfd_gfx_8_0_get_functions(void); + +/* Shared API */ +int alloc_gtt_mem(struct kgd_dev *kgd, size_t size, +			void **mem_obj, uint64_t *gpu_addr, +			void **cpu_ptr); +void free_gtt_mem(struct kgd_dev *kgd, void *mem_obj); +uint64_t get_vmem_size(struct kgd_dev *kgd); +uint64_t get_gpu_clock_counter(struct kgd_dev *kgd); + +uint32_t get_max_engine_clock_in_mhz(struct kgd_dev *kgd); + +#endif /* AMDGPU_AMDKFD_H_INCLUDED */ diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd_gfx_v7.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd_gfx_v7.c new file mode 100644 index 000000000000..dd2037bc0b4a --- /dev/null +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd_gfx_v7.c @@ -0,0 +1,670 @@ +/* + * Copyright 2014 Advanced Micro Devices, Inc. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR + * OTHER DEALINGS IN THE SOFTWARE. + */ + +#include <linux/fdtable.h> +#include <linux/uaccess.h> +#include <linux/firmware.h> +#include <drm/drmP.h> +#include "amdgpu.h" +#include "amdgpu_amdkfd.h" +#include "cikd.h" +#include "cik_sdma.h" +#include "amdgpu_ucode.h" +#include "gca/gfx_7_2_d.h" +#include "gca/gfx_7_2_enum.h" +#include "gca/gfx_7_2_sh_mask.h" +#include "oss/oss_2_0_d.h" +#include "oss/oss_2_0_sh_mask.h" +#include "gmc/gmc_7_1_d.h" +#include "gmc/gmc_7_1_sh_mask.h" +#include "cik_structs.h" + +#define CIK_PIPE_PER_MEC	(4) + +enum { +	MAX_TRAPID = 8,		/* 3 bits in the bitfield. */ +	MAX_WATCH_ADDRESSES = 4 +}; + +enum { +	ADDRESS_WATCH_REG_ADDR_HI = 0, +	ADDRESS_WATCH_REG_ADDR_LO, +	ADDRESS_WATCH_REG_CNTL, +	ADDRESS_WATCH_REG_MAX +}; + +/*  not defined in the CI/KV reg file  */ +enum { +	ADDRESS_WATCH_REG_CNTL_ATC_BIT = 0x10000000UL, +	ADDRESS_WATCH_REG_CNTL_DEFAULT_MASK = 0x00FFFFFF, +	ADDRESS_WATCH_REG_ADDLOW_MASK_EXTENSION = 0x03000000, +	/* extend the mask to 26 bits to match the low address field */ +	ADDRESS_WATCH_REG_ADDLOW_SHIFT = 6, +	ADDRESS_WATCH_REG_ADDHIGH_MASK = 0xFFFF +}; + +static const uint32_t watchRegs[MAX_WATCH_ADDRESSES * ADDRESS_WATCH_REG_MAX] = { +	mmTCP_WATCH0_ADDR_H, mmTCP_WATCH0_ADDR_L, mmTCP_WATCH0_CNTL, +	mmTCP_WATCH1_ADDR_H, mmTCP_WATCH1_ADDR_L, mmTCP_WATCH1_CNTL, +	mmTCP_WATCH2_ADDR_H, mmTCP_WATCH2_ADDR_L, mmTCP_WATCH2_CNTL, +	mmTCP_WATCH3_ADDR_H, mmTCP_WATCH3_ADDR_L, mmTCP_WATCH3_CNTL +}; + +union TCP_WATCH_CNTL_BITS { +	struct { +		uint32_t mask:24; +		uint32_t vmid:4; +		uint32_t atc:1; +		uint32_t mode:2; +		uint32_t valid:1; +	} bitfields, bits; +	uint32_t u32All; +	signed int i32All; +	float f32All; +}; + +/* + * Register access functions + */ + +static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid, +		uint32_t sh_mem_config,	uint32_t sh_mem_ape1_base, +		uint32_t sh_mem_ape1_limit, uint32_t sh_mem_bases); + +static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid, +					unsigned int vmid); + +static int kgd_init_pipeline(struct kgd_dev *kgd, uint32_t pipe_id, +				uint32_t hpd_size, uint64_t hpd_gpu_addr); +static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id); +static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id, +			uint32_t queue_id, uint32_t __user *wptr); +static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd); +static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address, +				uint32_t pipe_id, uint32_t queue_id); + +static int kgd_hqd_destroy(struct kgd_dev *kgd, uint32_t reset_type, +				unsigned int timeout, uint32_t pipe_id, +				uint32_t queue_id); +static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd); +static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd, +				unsigned int timeout); +static int kgd_address_watch_disable(struct kgd_dev *kgd); +static int kgd_address_watch_execute(struct kgd_dev *kgd, +					unsigned int watch_point_id, +					uint32_t cntl_val, +					uint32_t addr_hi, +					uint32_t addr_lo); +static int kgd_wave_control_execute(struct kgd_dev *kgd, +					uint32_t gfx_index_val, +					uint32_t sq_cmd); +static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd, +					unsigned int watch_point_id, +					unsigned int reg_offset); + +static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd, uint8_t vmid); +static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd, +							uint8_t vmid); +static void write_vmid_invalidate_request(struct kgd_dev *kgd, uint8_t vmid); + +static uint16_t get_fw_version(struct kgd_dev *kgd, enum kgd_engine_type type); + +static const struct kfd2kgd_calls kfd2kgd = { +	.init_gtt_mem_allocation = alloc_gtt_mem, +	.free_gtt_mem = free_gtt_mem, +	.get_vmem_size = get_vmem_size, +	.get_gpu_clock_counter = get_gpu_clock_counter, +	.get_max_engine_clock_in_mhz = get_max_engine_clock_in_mhz, +	.program_sh_mem_settings = kgd_program_sh_mem_settings, +	.set_pasid_vmid_mapping = kgd_set_pasid_vmid_mapping, +	.init_pipeline = kgd_init_pipeline, +	.init_interrupts = kgd_init_interrupts, +	.hqd_load = kgd_hqd_load, +	.hqd_sdma_load = kgd_hqd_sdma_load, +	.hqd_is_occupied = kgd_hqd_is_occupied, +	.hqd_sdma_is_occupied = kgd_hqd_sdma_is_occupied, +	.hqd_destroy = kgd_hqd_destroy, +	.hqd_sdma_destroy = kgd_hqd_sdma_destroy, +	.address_watch_disable = kgd_address_watch_disable, +	.address_watch_execute = kgd_address_watch_execute, +	.wave_control_execute = kgd_wave_control_execute, +	.address_watch_get_offset = kgd_address_watch_get_offset, +	.get_atc_vmid_pasid_mapping_pasid = get_atc_vmid_pasid_mapping_pasid, +	.get_atc_vmid_pasid_mapping_valid = get_atc_vmid_pasid_mapping_valid, +	.write_vmid_invalidate_request = write_vmid_invalidate_request, +	.get_fw_version = get_fw_version +}; + +struct kfd2kgd_calls *amdgpu_amdkfd_gfx_7_get_functions() +{ +	return (struct kfd2kgd_calls *)&kfd2kgd; +} + +static inline struct amdgpu_device *get_amdgpu_device(struct kgd_dev *kgd) +{ +	return (struct amdgpu_device *)kgd; +} + +static void lock_srbm(struct kgd_dev *kgd, uint32_t mec, uint32_t pipe, +			uint32_t queue, uint32_t vmid) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	uint32_t value = PIPEID(pipe) | MEID(mec) | VMID(vmid) | QUEUEID(queue); + +	mutex_lock(&adev->srbm_mutex); +	WREG32(mmSRBM_GFX_CNTL, value); +} + +static void unlock_srbm(struct kgd_dev *kgd) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); + +	WREG32(mmSRBM_GFX_CNTL, 0); +	mutex_unlock(&adev->srbm_mutex); +} + +static void acquire_queue(struct kgd_dev *kgd, uint32_t pipe_id, +				uint32_t queue_id) +{ +	uint32_t mec = (++pipe_id / CIK_PIPE_PER_MEC) + 1; +	uint32_t pipe = (pipe_id % CIK_PIPE_PER_MEC); + +	lock_srbm(kgd, mec, pipe, queue_id, 0); +} + +static void release_queue(struct kgd_dev *kgd) +{ +	unlock_srbm(kgd); +} + +static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid, +					uint32_t sh_mem_config, +					uint32_t sh_mem_ape1_base, +					uint32_t sh_mem_ape1_limit, +					uint32_t sh_mem_bases) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); + +	lock_srbm(kgd, 0, 0, 0, vmid); + +	WREG32(mmSH_MEM_CONFIG, sh_mem_config); +	WREG32(mmSH_MEM_APE1_BASE, sh_mem_ape1_base); +	WREG32(mmSH_MEM_APE1_LIMIT, sh_mem_ape1_limit); +	WREG32(mmSH_MEM_BASES, sh_mem_bases); + +	unlock_srbm(kgd); +} + +static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid, +					unsigned int vmid) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); + +	/* +	 * We have to assume that there is no outstanding mapping. +	 * The ATC_VMID_PASID_MAPPING_UPDATE_STATUS bit could be 0 because +	 * a mapping is in progress or because a mapping finished and the +	 * SW cleared it. So the protocol is to always wait & clear. +	 */ +	uint32_t pasid_mapping = (pasid == 0) ? 0 : (uint32_t)pasid | +			ATC_VMID0_PASID_MAPPING__VALID_MASK; + +	WREG32(mmATC_VMID0_PASID_MAPPING + vmid, pasid_mapping); + +	while (!(RREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS) & (1U << vmid))) +		cpu_relax(); +	WREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS, 1U << vmid); + +	/* Mapping vmid to pasid also for IH block */ +	WREG32(mmIH_VMID_0_LUT + vmid, pasid_mapping); + +	return 0; +} + +static int kgd_init_pipeline(struct kgd_dev *kgd, uint32_t pipe_id, +				uint32_t hpd_size, uint64_t hpd_gpu_addr) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); + +	uint32_t mec = (++pipe_id / CIK_PIPE_PER_MEC) + 1; +	uint32_t pipe = (pipe_id % CIK_PIPE_PER_MEC); + +	lock_srbm(kgd, mec, pipe, 0, 0); +	WREG32(mmCP_HPD_EOP_BASE_ADDR, lower_32_bits(hpd_gpu_addr >> 8)); +	WREG32(mmCP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(hpd_gpu_addr >> 8)); +	WREG32(mmCP_HPD_EOP_VMID, 0); +	WREG32(mmCP_HPD_EOP_CONTROL, hpd_size); +	unlock_srbm(kgd); + +	return 0; +} + +static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	uint32_t mec; +	uint32_t pipe; + +	mec = (pipe_id / CIK_PIPE_PER_MEC) + 1; +	pipe = (pipe_id % CIK_PIPE_PER_MEC); + +	lock_srbm(kgd, mec, pipe, 0, 0); + +	WREG32(mmCPC_INT_CNTL, CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK | +			CP_INT_CNTL_RING0__OPCODE_ERROR_INT_ENABLE_MASK); + +	unlock_srbm(kgd); + +	return 0; +} + +static inline uint32_t get_sdma_base_addr(struct cik_sdma_rlc_registers *m) +{ +	uint32_t retval; + +	retval = m->sdma_engine_id * SDMA1_REGISTER_OFFSET + +			m->sdma_queue_id * KFD_CIK_SDMA_QUEUE_OFFSET; + +	pr_debug("kfd: sdma base address: 0x%x\n", retval); + +	return retval; +} + +static inline struct cik_mqd *get_mqd(void *mqd) +{ +	return (struct cik_mqd *)mqd; +} + +static inline struct cik_sdma_rlc_registers *get_sdma_mqd(void *mqd) +{ +	return (struct cik_sdma_rlc_registers *)mqd; +} + +static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id, +			uint32_t queue_id, uint32_t __user *wptr) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	uint32_t wptr_shadow, is_wptr_shadow_valid; +	struct cik_mqd *m; + +	m = get_mqd(mqd); + +	is_wptr_shadow_valid = !get_user(wptr_shadow, wptr); + +	acquire_queue(kgd, pipe_id, queue_id); +	WREG32(mmCP_MQD_BASE_ADDR, m->cp_mqd_base_addr_lo); +	WREG32(mmCP_MQD_BASE_ADDR_HI, m->cp_mqd_base_addr_hi); +	WREG32(mmCP_MQD_CONTROL, m->cp_mqd_control); + +	WREG32(mmCP_HQD_PQ_BASE, m->cp_hqd_pq_base_lo); +	WREG32(mmCP_HQD_PQ_BASE_HI, m->cp_hqd_pq_base_hi); +	WREG32(mmCP_HQD_PQ_CONTROL, m->cp_hqd_pq_control); + +	WREG32(mmCP_HQD_IB_CONTROL, m->cp_hqd_ib_control); +	WREG32(mmCP_HQD_IB_BASE_ADDR, m->cp_hqd_ib_base_addr_lo); +	WREG32(mmCP_HQD_IB_BASE_ADDR_HI, m->cp_hqd_ib_base_addr_hi); + +	WREG32(mmCP_HQD_IB_RPTR, m->cp_hqd_ib_rptr); + +	WREG32(mmCP_HQD_PERSISTENT_STATE, m->cp_hqd_persistent_state); +	WREG32(mmCP_HQD_SEMA_CMD, m->cp_hqd_sema_cmd); +	WREG32(mmCP_HQD_MSG_TYPE, m->cp_hqd_msg_type); + +	WREG32(mmCP_HQD_ATOMIC0_PREOP_LO, m->cp_hqd_atomic0_preop_lo); +	WREG32(mmCP_HQD_ATOMIC0_PREOP_HI, m->cp_hqd_atomic0_preop_hi); +	WREG32(mmCP_HQD_ATOMIC1_PREOP_LO, m->cp_hqd_atomic1_preop_lo); +	WREG32(mmCP_HQD_ATOMIC1_PREOP_HI, m->cp_hqd_atomic1_preop_hi); + +	WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR, m->cp_hqd_pq_rptr_report_addr_lo); +	WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI, +			m->cp_hqd_pq_rptr_report_addr_hi); + +	WREG32(mmCP_HQD_PQ_RPTR, m->cp_hqd_pq_rptr); + +	WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, m->cp_hqd_pq_wptr_poll_addr_lo); +	WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI, m->cp_hqd_pq_wptr_poll_addr_hi); + +	WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, m->cp_hqd_pq_doorbell_control); + +	WREG32(mmCP_HQD_VMID, m->cp_hqd_vmid); + +	WREG32(mmCP_HQD_QUANTUM, m->cp_hqd_quantum); + +	WREG32(mmCP_HQD_PIPE_PRIORITY, m->cp_hqd_pipe_priority); +	WREG32(mmCP_HQD_QUEUE_PRIORITY, m->cp_hqd_queue_priority); + +	WREG32(mmCP_HQD_IQ_RPTR, m->cp_hqd_iq_rptr); + +	if (is_wptr_shadow_valid) +		WREG32(mmCP_HQD_PQ_WPTR, wptr_shadow); + +	WREG32(mmCP_HQD_ACTIVE, m->cp_hqd_active); +	release_queue(kgd); + +	return 0; +} + +static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	struct cik_sdma_rlc_registers *m; +	uint32_t sdma_base_addr; + +	m = get_sdma_mqd(mqd); +	sdma_base_addr = get_sdma_base_addr(m); + +	WREG32(sdma_base_addr + mmSDMA0_RLC0_VIRTUAL_ADDR, +			m->sdma_rlc_virtual_addr); + +	WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_BASE, +			m->sdma_rlc_rb_base); + +	WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_BASE_HI, +			m->sdma_rlc_rb_base_hi); + +	WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR_ADDR_LO, +			m->sdma_rlc_rb_rptr_addr_lo); + +	WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR_ADDR_HI, +			m->sdma_rlc_rb_rptr_addr_hi); + +	WREG32(sdma_base_addr + mmSDMA0_RLC0_DOORBELL, +			m->sdma_rlc_doorbell); + +	WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL, +			m->sdma_rlc_rb_cntl); + +	return 0; +} + +static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address, +				uint32_t pipe_id, uint32_t queue_id) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	uint32_t act; +	bool retval = false; +	uint32_t low, high; + +	acquire_queue(kgd, pipe_id, queue_id); +	act = RREG32(mmCP_HQD_ACTIVE); +	if (act) { +		low = lower_32_bits(queue_address >> 8); +		high = upper_32_bits(queue_address >> 8); + +		if (low == RREG32(mmCP_HQD_PQ_BASE) && +				high == RREG32(mmCP_HQD_PQ_BASE_HI)) +			retval = true; +	} +	release_queue(kgd); +	return retval; +} + +static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	struct cik_sdma_rlc_registers *m; +	uint32_t sdma_base_addr; +	uint32_t sdma_rlc_rb_cntl; + +	m = get_sdma_mqd(mqd); +	sdma_base_addr = get_sdma_base_addr(m); + +	sdma_rlc_rb_cntl = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL); + +	if (sdma_rlc_rb_cntl & SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK) +		return true; + +	return false; +} + +static int kgd_hqd_destroy(struct kgd_dev *kgd, uint32_t reset_type, +				unsigned int timeout, uint32_t pipe_id, +				uint32_t queue_id) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	uint32_t temp; + +	acquire_queue(kgd, pipe_id, queue_id); +	WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, 0); + +	WREG32(mmCP_HQD_DEQUEUE_REQUEST, reset_type); + +	while (true) { +		temp = RREG32(mmCP_HQD_ACTIVE); +		if (temp & CP_HQD_ACTIVE__ACTIVE_MASK) +			break; +		if (timeout == 0) { +			pr_err("kfd: cp queue preemption time out (%dms)\n", +				temp); +			release_queue(kgd); +			return -ETIME; +		} +		msleep(20); +		timeout -= 20; +	} + +	release_queue(kgd); +	return 0; +} + +static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd, +				unsigned int timeout) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	struct cik_sdma_rlc_registers *m; +	uint32_t sdma_base_addr; +	uint32_t temp; + +	m = get_sdma_mqd(mqd); +	sdma_base_addr = get_sdma_base_addr(m); + +	temp = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL); +	temp = temp & ~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK; +	WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL, temp); + +	while (true) { +		temp = RREG32(sdma_base_addr + mmSDMA0_RLC0_CONTEXT_STATUS); +		if (temp & SDMA0_STATUS_REG__RB_CMD_IDLE__SHIFT) +			break; +		if (timeout == 0) +			return -ETIME; +		msleep(20); +		timeout -= 20; +	} + +	WREG32(sdma_base_addr + mmSDMA0_RLC0_DOORBELL, 0); +	WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR, 0); +	WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_WPTR, 0); +	WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_BASE, 0); + +	return 0; +} + +static int kgd_address_watch_disable(struct kgd_dev *kgd) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	union TCP_WATCH_CNTL_BITS cntl; +	unsigned int i; + +	cntl.u32All = 0; + +	cntl.bitfields.valid = 0; +	cntl.bitfields.mask = ADDRESS_WATCH_REG_CNTL_DEFAULT_MASK; +	cntl.bitfields.atc = 1; + +	/* Turning off this address until we set all the registers */ +	for (i = 0; i < MAX_WATCH_ADDRESSES; i++) +		WREG32(watchRegs[i * ADDRESS_WATCH_REG_MAX + +			ADDRESS_WATCH_REG_CNTL], cntl.u32All); + +	return 0; +} + +static int kgd_address_watch_execute(struct kgd_dev *kgd, +					unsigned int watch_point_id, +					uint32_t cntl_val, +					uint32_t addr_hi, +					uint32_t addr_lo) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	union TCP_WATCH_CNTL_BITS cntl; + +	cntl.u32All = cntl_val; + +	/* Turning off this watch point until we set all the registers */ +	cntl.bitfields.valid = 0; +	WREG32(watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX + +		ADDRESS_WATCH_REG_CNTL], cntl.u32All); + +	WREG32(watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX + +		ADDRESS_WATCH_REG_ADDR_HI], addr_hi); + +	WREG32(watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX + +		ADDRESS_WATCH_REG_ADDR_LO], addr_lo); + +	/* Enable the watch point */ +	cntl.bitfields.valid = 1; + +	WREG32(watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX + +		ADDRESS_WATCH_REG_CNTL], cntl.u32All); + +	return 0; +} + +static int kgd_wave_control_execute(struct kgd_dev *kgd, +					uint32_t gfx_index_val, +					uint32_t sq_cmd) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	uint32_t data; + +	mutex_lock(&adev->grbm_idx_mutex); + +	WREG32(mmGRBM_GFX_INDEX, gfx_index_val); +	WREG32(mmSQ_CMD, sq_cmd); + +	/*  Restore the GRBM_GFX_INDEX register  */ + +	data = GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES_MASK | +		GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK | +		GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK; + +	WREG32(mmGRBM_GFX_INDEX, data); + +	mutex_unlock(&adev->grbm_idx_mutex); + +	return 0; +} + +static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd, +					unsigned int watch_point_id, +					unsigned int reg_offset) +{ +	return watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX + reg_offset]; +} + +static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd, +							uint8_t vmid) +{ +	uint32_t reg; +	struct amdgpu_device *adev = (struct amdgpu_device *) kgd; + +	reg = RREG32(mmATC_VMID0_PASID_MAPPING + vmid); +	return reg & ATC_VMID0_PASID_MAPPING__VALID_MASK; +} + +static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd, +								uint8_t vmid) +{ +	uint32_t reg; +	struct amdgpu_device *adev = (struct amdgpu_device *) kgd; + +	reg = RREG32(mmATC_VMID0_PASID_MAPPING + vmid); +	return reg & ATC_VMID0_PASID_MAPPING__VALID_MASK; +} + +static void write_vmid_invalidate_request(struct kgd_dev *kgd, uint8_t vmid) +{ +	struct amdgpu_device *adev = (struct amdgpu_device *) kgd; + +	WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid); +} + +static uint16_t get_fw_version(struct kgd_dev *kgd, enum kgd_engine_type type) +{ +	struct amdgpu_device *adev = (struct amdgpu_device *) kgd; +	const union amdgpu_firmware_header *hdr; + +	BUG_ON(kgd == NULL); + +	switch (type) { +	case KGD_ENGINE_PFP: +		hdr = (const union amdgpu_firmware_header *) +							adev->gfx.pfp_fw->data; +		break; + +	case KGD_ENGINE_ME: +		hdr = (const union amdgpu_firmware_header *) +							adev->gfx.me_fw->data; +		break; + +	case KGD_ENGINE_CE: +		hdr = (const union amdgpu_firmware_header *) +							adev->gfx.ce_fw->data; +		break; + +	case KGD_ENGINE_MEC1: +		hdr = (const union amdgpu_firmware_header *) +							adev->gfx.mec_fw->data; +		break; + +	case KGD_ENGINE_MEC2: +		hdr = (const union amdgpu_firmware_header *) +							adev->gfx.mec2_fw->data; +		break; + +	case KGD_ENGINE_RLC: +		hdr = (const union amdgpu_firmware_header *) +							adev->gfx.rlc_fw->data; +		break; + +	case KGD_ENGINE_SDMA1: +		hdr = (const union amdgpu_firmware_header *) +							adev->sdma[0].fw->data; +		break; + +	case KGD_ENGINE_SDMA2: +		hdr = (const union amdgpu_firmware_header *) +							adev->sdma[1].fw->data; +		break; + +	default: +		return 0; +	} + +	if (hdr == NULL) +		return 0; + +	/* Only 12 bit in use*/ +	return hdr->common.ucode_version; +} + diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd_gfx_v8.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd_gfx_v8.c new file mode 100644 index 000000000000..dfd1d503bccf --- /dev/null +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd_gfx_v8.c @@ -0,0 +1,543 @@ +/* + * Copyright 2014 Advanced Micro Devices, Inc. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR + * OTHER DEALINGS IN THE SOFTWARE. + */ + +#include <linux/module.h> +#include <linux/fdtable.h> +#include <linux/uaccess.h> +#include <linux/firmware.h> +#include <drm/drmP.h> +#include "amdgpu.h" +#include "amdgpu_amdkfd.h" +#include "amdgpu_ucode.h" +#include "gca/gfx_8_0_sh_mask.h" +#include "gca/gfx_8_0_d.h" +#include "gca/gfx_8_0_enum.h" +#include "oss/oss_3_0_sh_mask.h" +#include "oss/oss_3_0_d.h" +#include "gmc/gmc_8_1_sh_mask.h" +#include "gmc/gmc_8_1_d.h" +#include "vi_structs.h" +#include "vid.h" + +#define VI_PIPE_PER_MEC	(4) + +struct cik_sdma_rlc_registers; + +/* + * Register access functions + */ + +static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid, +		uint32_t sh_mem_config, +		uint32_t sh_mem_ape1_base, uint32_t sh_mem_ape1_limit, +		uint32_t sh_mem_bases); +static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid, +		unsigned int vmid); +static int kgd_init_pipeline(struct kgd_dev *kgd, uint32_t pipe_id, +		uint32_t hpd_size, uint64_t hpd_gpu_addr); +static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id); +static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id, +		uint32_t queue_id, uint32_t __user *wptr); +static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd); +static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address, +		uint32_t pipe_id, uint32_t queue_id); +static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd); +static int kgd_hqd_destroy(struct kgd_dev *kgd, uint32_t reset_type, +				unsigned int timeout, uint32_t pipe_id, +				uint32_t queue_id); +static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd, +				unsigned int timeout); +static void write_vmid_invalidate_request(struct kgd_dev *kgd, uint8_t vmid); +static int kgd_address_watch_disable(struct kgd_dev *kgd); +static int kgd_address_watch_execute(struct kgd_dev *kgd, +					unsigned int watch_point_id, +					uint32_t cntl_val, +					uint32_t addr_hi, +					uint32_t addr_lo); +static int kgd_wave_control_execute(struct kgd_dev *kgd, +					uint32_t gfx_index_val, +					uint32_t sq_cmd); +static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd, +					unsigned int watch_point_id, +					unsigned int reg_offset); + +static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd, +		uint8_t vmid); +static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd, +		uint8_t vmid); +static void write_vmid_invalidate_request(struct kgd_dev *kgd, uint8_t vmid); +static uint16_t get_fw_version(struct kgd_dev *kgd, enum kgd_engine_type type); + +static const struct kfd2kgd_calls kfd2kgd = { +	.init_gtt_mem_allocation = alloc_gtt_mem, +	.free_gtt_mem = free_gtt_mem, +	.get_vmem_size = get_vmem_size, +	.get_gpu_clock_counter = get_gpu_clock_counter, +	.get_max_engine_clock_in_mhz = get_max_engine_clock_in_mhz, +	.program_sh_mem_settings = kgd_program_sh_mem_settings, +	.set_pasid_vmid_mapping = kgd_set_pasid_vmid_mapping, +	.init_pipeline = kgd_init_pipeline, +	.init_interrupts = kgd_init_interrupts, +	.hqd_load = kgd_hqd_load, +	.hqd_sdma_load = kgd_hqd_sdma_load, +	.hqd_is_occupied = kgd_hqd_is_occupied, +	.hqd_sdma_is_occupied = kgd_hqd_sdma_is_occupied, +	.hqd_destroy = kgd_hqd_destroy, +	.hqd_sdma_destroy = kgd_hqd_sdma_destroy, +	.address_watch_disable = kgd_address_watch_disable, +	.address_watch_execute = kgd_address_watch_execute, +	.wave_control_execute = kgd_wave_control_execute, +	.address_watch_get_offset = kgd_address_watch_get_offset, +	.get_atc_vmid_pasid_mapping_pasid = +			get_atc_vmid_pasid_mapping_pasid, +	.get_atc_vmid_pasid_mapping_valid = +			get_atc_vmid_pasid_mapping_valid, +	.write_vmid_invalidate_request = write_vmid_invalidate_request, +	.get_fw_version = get_fw_version +}; + +struct kfd2kgd_calls *amdgpu_amdkfd_gfx_8_0_get_functions() +{ +	return (struct kfd2kgd_calls *)&kfd2kgd; +} + +static inline struct amdgpu_device *get_amdgpu_device(struct kgd_dev *kgd) +{ +	return (struct amdgpu_device *)kgd; +} + +static void lock_srbm(struct kgd_dev *kgd, uint32_t mec, uint32_t pipe, +			uint32_t queue, uint32_t vmid) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	uint32_t value = PIPEID(pipe) | MEID(mec) | VMID(vmid) | QUEUEID(queue); + +	mutex_lock(&adev->srbm_mutex); +	WREG32(mmSRBM_GFX_CNTL, value); +} + +static void unlock_srbm(struct kgd_dev *kgd) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); + +	WREG32(mmSRBM_GFX_CNTL, 0); +	mutex_unlock(&adev->srbm_mutex); +} + +static void acquire_queue(struct kgd_dev *kgd, uint32_t pipe_id, +				uint32_t queue_id) +{ +	uint32_t mec = (++pipe_id / VI_PIPE_PER_MEC) + 1; +	uint32_t pipe = (pipe_id % VI_PIPE_PER_MEC); + +	lock_srbm(kgd, mec, pipe, queue_id, 0); +} + +static void release_queue(struct kgd_dev *kgd) +{ +	unlock_srbm(kgd); +} + +static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid, +					uint32_t sh_mem_config, +					uint32_t sh_mem_ape1_base, +					uint32_t sh_mem_ape1_limit, +					uint32_t sh_mem_bases) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); + +	lock_srbm(kgd, 0, 0, 0, vmid); + +	WREG32(mmSH_MEM_CONFIG, sh_mem_config); +	WREG32(mmSH_MEM_APE1_BASE, sh_mem_ape1_base); +	WREG32(mmSH_MEM_APE1_LIMIT, sh_mem_ape1_limit); +	WREG32(mmSH_MEM_BASES, sh_mem_bases); + +	unlock_srbm(kgd); +} + +static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid, +					unsigned int vmid) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); + +	/* +	 * We have to assume that there is no outstanding mapping. +	 * The ATC_VMID_PASID_MAPPING_UPDATE_STATUS bit could be 0 because +	 * a mapping is in progress or because a mapping finished +	 * and the SW cleared it. +	 * So the protocol is to always wait & clear. +	 */ +	uint32_t pasid_mapping = (pasid == 0) ? 0 : (uint32_t)pasid | +			ATC_VMID0_PASID_MAPPING__VALID_MASK; + +	WREG32(mmATC_VMID0_PASID_MAPPING + vmid, pasid_mapping); + +	while (!(RREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS) & (1U << vmid))) +		cpu_relax(); +	WREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS, 1U << vmid); + +	/* Mapping vmid to pasid also for IH block */ +	WREG32(mmIH_VMID_0_LUT + vmid, pasid_mapping); + +	return 0; +} + +static int kgd_init_pipeline(struct kgd_dev *kgd, uint32_t pipe_id, +				uint32_t hpd_size, uint64_t hpd_gpu_addr) +{ +	return 0; +} + +static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	uint32_t mec; +	uint32_t pipe; + +	mec = (++pipe_id / VI_PIPE_PER_MEC) + 1; +	pipe = (pipe_id % VI_PIPE_PER_MEC); + +	lock_srbm(kgd, mec, pipe, 0, 0); + +	WREG32(mmCPC_INT_CNTL, CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK); + +	unlock_srbm(kgd); + +	return 0; +} + +static inline uint32_t get_sdma_base_addr(struct cik_sdma_rlc_registers *m) +{ +	return 0; +} + +static inline struct vi_mqd *get_mqd(void *mqd) +{ +	return (struct vi_mqd *)mqd; +} + +static inline struct cik_sdma_rlc_registers *get_sdma_mqd(void *mqd) +{ +	return (struct cik_sdma_rlc_registers *)mqd; +} + +static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id, +			uint32_t queue_id, uint32_t __user *wptr) +{ +	struct vi_mqd *m; +	uint32_t shadow_wptr, valid_wptr; +	struct amdgpu_device *adev = get_amdgpu_device(kgd); + +	m = get_mqd(mqd); + +	valid_wptr = copy_from_user(&shadow_wptr, wptr, sizeof(shadow_wptr)); +	acquire_queue(kgd, pipe_id, queue_id); + +	WREG32(mmCP_MQD_CONTROL, m->cp_mqd_control); +	WREG32(mmCP_MQD_BASE_ADDR, m->cp_mqd_base_addr_lo); +	WREG32(mmCP_MQD_BASE_ADDR_HI, m->cp_mqd_base_addr_hi); + +	WREG32(mmCP_HQD_VMID, m->cp_hqd_vmid); +	WREG32(mmCP_HQD_PERSISTENT_STATE, m->cp_hqd_persistent_state); +	WREG32(mmCP_HQD_PIPE_PRIORITY, m->cp_hqd_pipe_priority); +	WREG32(mmCP_HQD_QUEUE_PRIORITY, m->cp_hqd_queue_priority); +	WREG32(mmCP_HQD_QUANTUM, m->cp_hqd_quantum); +	WREG32(mmCP_HQD_PQ_BASE, m->cp_hqd_pq_base_lo); +	WREG32(mmCP_HQD_PQ_BASE_HI, m->cp_hqd_pq_base_hi); +	WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR, m->cp_hqd_pq_rptr_report_addr_lo); +	WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI, +			m->cp_hqd_pq_rptr_report_addr_hi); + +	if (valid_wptr > 0) +		WREG32(mmCP_HQD_PQ_WPTR, shadow_wptr); + +	WREG32(mmCP_HQD_PQ_CONTROL, m->cp_hqd_pq_control); +	WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, m->cp_hqd_pq_doorbell_control); + +	WREG32(mmCP_HQD_EOP_BASE_ADDR, m->cp_hqd_eop_base_addr_lo); +	WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, m->cp_hqd_eop_base_addr_hi); +	WREG32(mmCP_HQD_EOP_CONTROL, m->cp_hqd_eop_control); +	WREG32(mmCP_HQD_EOP_RPTR, m->cp_hqd_eop_rptr); +	WREG32(mmCP_HQD_EOP_WPTR, m->cp_hqd_eop_wptr); +	WREG32(mmCP_HQD_EOP_EVENTS, m->cp_hqd_eop_done_events); + +	WREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO, m->cp_hqd_ctx_save_base_addr_lo); +	WREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI, m->cp_hqd_ctx_save_base_addr_hi); +	WREG32(mmCP_HQD_CTX_SAVE_CONTROL, m->cp_hqd_ctx_save_control); +	WREG32(mmCP_HQD_CNTL_STACK_OFFSET, m->cp_hqd_cntl_stack_offset); +	WREG32(mmCP_HQD_CNTL_STACK_SIZE, m->cp_hqd_cntl_stack_size); +	WREG32(mmCP_HQD_WG_STATE_OFFSET, m->cp_hqd_wg_state_offset); +	WREG32(mmCP_HQD_CTX_SAVE_SIZE, m->cp_hqd_ctx_save_size); + +	WREG32(mmCP_HQD_IB_CONTROL, m->cp_hqd_ib_control); + +	WREG32(mmCP_HQD_DEQUEUE_REQUEST, m->cp_hqd_dequeue_request); +	WREG32(mmCP_HQD_ERROR, m->cp_hqd_error); +	WREG32(mmCP_HQD_EOP_WPTR_MEM, m->cp_hqd_eop_wptr_mem); +	WREG32(mmCP_HQD_EOP_DONES, m->cp_hqd_eop_dones); + +	WREG32(mmCP_HQD_ACTIVE, m->cp_hqd_active); + +	release_queue(kgd); + +	return 0; +} + +static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd) +{ +	return 0; +} + +static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address, +				uint32_t pipe_id, uint32_t queue_id) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	uint32_t act; +	bool retval = false; +	uint32_t low, high; + +	acquire_queue(kgd, pipe_id, queue_id); +	act = RREG32(mmCP_HQD_ACTIVE); +	if (act) { +		low = lower_32_bits(queue_address >> 8); +		high = upper_32_bits(queue_address >> 8); + +		if (low == RREG32(mmCP_HQD_PQ_BASE) && +				high == RREG32(mmCP_HQD_PQ_BASE_HI)) +			retval = true; +	} +	release_queue(kgd); +	return retval; +} + +static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	struct cik_sdma_rlc_registers *m; +	uint32_t sdma_base_addr; +	uint32_t sdma_rlc_rb_cntl; + +	m = get_sdma_mqd(mqd); +	sdma_base_addr = get_sdma_base_addr(m); + +	sdma_rlc_rb_cntl = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL); + +	if (sdma_rlc_rb_cntl & SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK) +		return true; + +	return false; +} + +static int kgd_hqd_destroy(struct kgd_dev *kgd, uint32_t reset_type, +				unsigned int timeout, uint32_t pipe_id, +				uint32_t queue_id) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	uint32_t temp; + +	acquire_queue(kgd, pipe_id, queue_id); + +	WREG32(mmCP_HQD_DEQUEUE_REQUEST, reset_type); + +	while (true) { +		temp = RREG32(mmCP_HQD_ACTIVE); +		if (temp & CP_HQD_ACTIVE__ACTIVE_MASK) +			break; +		if (timeout == 0) { +			pr_err("kfd: cp queue preemption time out (%dms)\n", +				temp); +			release_queue(kgd); +			return -ETIME; +		} +		msleep(20); +		timeout -= 20; +	} + +	release_queue(kgd); +	return 0; +} + +static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd, +				unsigned int timeout) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	struct cik_sdma_rlc_registers *m; +	uint32_t sdma_base_addr; +	uint32_t temp; + +	m = get_sdma_mqd(mqd); +	sdma_base_addr = get_sdma_base_addr(m); + +	temp = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL); +	temp = temp & ~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK; +	WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL, temp); + +	while (true) { +		temp = RREG32(sdma_base_addr + mmSDMA0_RLC0_CONTEXT_STATUS); +		if (temp & SDMA0_STATUS_REG__RB_CMD_IDLE__SHIFT) +			break; +		if (timeout == 0) +			return -ETIME; +		msleep(20); +		timeout -= 20; +	} + +	WREG32(sdma_base_addr + mmSDMA0_RLC0_DOORBELL, 0); +	WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR, 0); +	WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_WPTR, 0); +	WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_BASE, 0); + +	return 0; +} + +static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd, +							uint8_t vmid) +{ +	uint32_t reg; +	struct amdgpu_device *adev = (struct amdgpu_device *) kgd; + +	reg = RREG32(mmATC_VMID0_PASID_MAPPING + vmid); +	return reg & ATC_VMID0_PASID_MAPPING__VALID_MASK; +} + +static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd, +								uint8_t vmid) +{ +	uint32_t reg; +	struct amdgpu_device *adev = (struct amdgpu_device *) kgd; + +	reg = RREG32(mmATC_VMID0_PASID_MAPPING + vmid); +	return reg & ATC_VMID0_PASID_MAPPING__VALID_MASK; +} + +static void write_vmid_invalidate_request(struct kgd_dev *kgd, uint8_t vmid) +{ +	struct amdgpu_device *adev = (struct amdgpu_device *) kgd; + +	WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid); +} + +static int kgd_address_watch_disable(struct kgd_dev *kgd) +{ +	return 0; +} + +static int kgd_address_watch_execute(struct kgd_dev *kgd, +					unsigned int watch_point_id, +					uint32_t cntl_val, +					uint32_t addr_hi, +					uint32_t addr_lo) +{ +	return 0; +} + +static int kgd_wave_control_execute(struct kgd_dev *kgd, +					uint32_t gfx_index_val, +					uint32_t sq_cmd) +{ +	struct amdgpu_device *adev = get_amdgpu_device(kgd); +	uint32_t data = 0; + +	mutex_lock(&adev->grbm_idx_mutex); + +	WREG32(mmGRBM_GFX_INDEX, gfx_index_val); +	WREG32(mmSQ_CMD, sq_cmd); + +	data = REG_SET_FIELD(data, GRBM_GFX_INDEX, +		INSTANCE_BROADCAST_WRITES, 1); +	data = REG_SET_FIELD(data, GRBM_GFX_INDEX, +		SH_BROADCAST_WRITES, 1); +	data = REG_SET_FIELD(data, GRBM_GFX_INDEX, +		SE_BROADCAST_WRITES, 1); + +	WREG32(mmGRBM_GFX_INDEX, data); +	mutex_unlock(&adev->grbm_idx_mutex); + +	return 0; +} + +static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd, +					unsigned int watch_point_id, +					unsigned int reg_offset) +{ +	return 0; +} + +static uint16_t get_fw_version(struct kgd_dev *kgd, enum kgd_engine_type type) +{ +	struct amdgpu_device *adev = (struct amdgpu_device *) kgd; +	const union amdgpu_firmware_header *hdr; + +	BUG_ON(kgd == NULL); + +	switch (type) { +	case KGD_ENGINE_PFP: +		hdr = (const union amdgpu_firmware_header *) +							adev->gfx.pfp_fw->data; +		break; + +	case KGD_ENGINE_ME: +		hdr = (const union amdgpu_firmware_header *) +							adev->gfx.me_fw->data; +		break; + +	case KGD_ENGINE_CE: +		hdr = (const union amdgpu_firmware_header *) +							adev->gfx.ce_fw->data; +		break; + +	case KGD_ENGINE_MEC1: +		hdr = (const union amdgpu_firmware_header *) +							adev->gfx.mec_fw->data; +		break; + +	case KGD_ENGINE_MEC2: +		hdr = (const union amdgpu_firmware_header *) +							adev->gfx.mec2_fw->data; +		break; + +	case KGD_ENGINE_RLC: +		hdr = (const union amdgpu_firmware_header *) +							adev->gfx.rlc_fw->data; +		break; + +	case KGD_ENGINE_SDMA1: +		hdr = (const union amdgpu_firmware_header *) +							adev->sdma[0].fw->data; +		break; + +	case KGD_ENGINE_SDMA2: +		hdr = (const union amdgpu_firmware_header *) +							adev->sdma[1].fw->data; +		break; + +	default: +		return 0; +	} + +	if (hdr == NULL) +		return 0; + +	/* Only 12 bit in use*/ +	return hdr->common.ucode_version; +} diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_atombios.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_atombios.c index 6a588371d54a..77f1d7c6ea3a 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_atombios.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_atombios.c @@ -897,7 +897,7 @@ bool amdgpu_atombios_get_asic_ss_info(struct amdgpu_device *adev,  					if ((id == ASIC_INTERNAL_ENGINE_SS) ||  					    (id == ASIC_INTERNAL_MEMORY_SS))  						ss->rate /= 100; -					if (adev->flags & AMDGPU_IS_APU) +					if (adev->flags & AMD_IS_APU)  						amdgpu_atombios_get_igp_ss_overrides(adev, ss, id);  					return true;  				} @@ -1058,7 +1058,7 @@ void amdgpu_atombios_set_memory_clock(struct amdgpu_device *adev,  	SET_MEMORY_CLOCK_PS_ALLOCATION args;  	int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock); -	if (adev->flags & AMDGPU_IS_APU) +	if (adev->flags & AMD_IS_APU)  		return;  	args.ulTargetMemoryClock = cpu_to_le32(mem_clock);	/* 10 khz */ diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_benchmark.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_benchmark.c index 2742b9a35cbc..98d59ee640ce 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_benchmark.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_benchmark.c @@ -33,7 +33,7 @@ static int amdgpu_benchmark_do_move(struct amdgpu_device *adev, unsigned size,  {  	unsigned long start_jiffies;  	unsigned long end_jiffies; -	struct amdgpu_fence *fence = NULL; +	struct fence *fence = NULL;  	int i, r;  	start_jiffies = jiffies; @@ -42,17 +42,17 @@ static int amdgpu_benchmark_do_move(struct amdgpu_device *adev, unsigned size,  		r = amdgpu_copy_buffer(ring, saddr, daddr, size, NULL, &fence);  		if (r)  			goto exit_do_move; -		r = amdgpu_fence_wait(fence, false); +		r = fence_wait(fence, false);  		if (r)  			goto exit_do_move; -		amdgpu_fence_unref(&fence); +		fence_put(fence);  	}  	end_jiffies = jiffies;  	r = jiffies_to_msecs(end_jiffies - start_jiffies);  exit_do_move:  	if (fence) -		amdgpu_fence_unref(&fence); +		fence_put(fence);  	return r;  } diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_bios.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_bios.c index ceb444f6d418..02add0a508cb 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_bios.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_bios.c @@ -48,7 +48,7 @@ static bool igp_read_bios_from_vram(struct amdgpu_device *adev)  	resource_size_t vram_base;  	resource_size_t size = 256 * 1024; /* ??? */ -	if (!(adev->flags & AMDGPU_IS_APU)) +	if (!(adev->flags & AMD_IS_APU))  		if (!amdgpu_card_posted(adev))  			return false; @@ -184,7 +184,7 @@ static bool amdgpu_atrm_get_bios(struct amdgpu_device *adev)  	bool found = false;  	/* ATRM is for the discrete card only */ -	if (adev->flags & AMDGPU_IS_APU) +	if (adev->flags & AMD_IS_APU)  		return false;  	while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_VGA << 8, pdev)) != NULL) { @@ -246,7 +246,7 @@ static inline bool amdgpu_atrm_get_bios(struct amdgpu_device *adev)  static bool amdgpu_read_disabled_bios(struct amdgpu_device *adev)  { -	if (adev->flags & AMDGPU_IS_APU) +	if (adev->flags & AMD_IS_APU)  		return igp_read_bios_from_vram(adev);  	else  		return amdgpu_asic_read_disabled_bios(adev); diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_cgs.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_cgs.c new file mode 100644 index 000000000000..6b1243f9f86d --- /dev/null +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_cgs.c @@ -0,0 +1,838 @@ +/* + * Copyright 2015 Advanced Micro Devices, Inc. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR + * OTHER DEALINGS IN THE SOFTWARE. + * + * + */ +#include <linux/list.h> +#include <linux/slab.h> +#include <linux/pci.h> +#include <drm/drmP.h> +#include <linux/firmware.h> +#include <drm/amdgpu_drm.h> +#include "amdgpu.h" +#include "cgs_linux.h" +#include "atom.h" +#include "amdgpu_ucode.h" + + +struct amdgpu_cgs_device { +	struct cgs_device base; +	struct amdgpu_device *adev; +}; + +#define CGS_FUNC_ADEV							\ +	struct amdgpu_device *adev =					\ +		((struct amdgpu_cgs_device *)cgs_device)->adev + +static int amdgpu_cgs_gpu_mem_info(void *cgs_device, enum cgs_gpu_mem_type type, +				   uint64_t *mc_start, uint64_t *mc_size, +				   uint64_t *mem_size) +{ +	CGS_FUNC_ADEV; +	switch(type) { +	case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB: +	case CGS_GPU_MEM_TYPE__VISIBLE_FB: +		*mc_start = 0; +		*mc_size = adev->mc.visible_vram_size; +		*mem_size = adev->mc.visible_vram_size - adev->vram_pin_size; +		break; +	case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB: +	case CGS_GPU_MEM_TYPE__INVISIBLE_FB: +		*mc_start = adev->mc.visible_vram_size; +		*mc_size = adev->mc.real_vram_size - adev->mc.visible_vram_size; +		*mem_size = *mc_size; +		break; +	case CGS_GPU_MEM_TYPE__GART_CACHEABLE: +	case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE: +		*mc_start = adev->mc.gtt_start; +		*mc_size = adev->mc.gtt_size; +		*mem_size = adev->mc.gtt_size - adev->gart_pin_size; +		break; +	default: +		return -EINVAL; +	} + +	return 0; +} + +static int amdgpu_cgs_gmap_kmem(void *cgs_device, void *kmem, +				uint64_t size, +				uint64_t min_offset, uint64_t max_offset, +				cgs_handle_t *kmem_handle, uint64_t *mcaddr) +{ +	CGS_FUNC_ADEV; +	int ret; +	struct amdgpu_bo *bo; +	struct page *kmem_page = vmalloc_to_page(kmem); +	int npages = ALIGN(size, PAGE_SIZE) >> PAGE_SHIFT; + +	struct sg_table *sg = drm_prime_pages_to_sg(&kmem_page, npages); +	ret = amdgpu_bo_create(adev, size, PAGE_SIZE, false, +			       AMDGPU_GEM_DOMAIN_GTT, 0, sg, &bo); +	if (ret) +		return ret; +	ret = amdgpu_bo_reserve(bo, false); +	if (unlikely(ret != 0)) +		return ret; + +	/* pin buffer into GTT */ +	ret = amdgpu_bo_pin_restricted(bo, AMDGPU_GEM_DOMAIN_GTT, +				       min_offset, max_offset, mcaddr); +	amdgpu_bo_unreserve(bo); + +	*kmem_handle = (cgs_handle_t)bo; +	return ret; +} + +static int amdgpu_cgs_gunmap_kmem(void *cgs_device, cgs_handle_t kmem_handle) +{ +	struct amdgpu_bo *obj = (struct amdgpu_bo *)kmem_handle; + +	if (obj) { +		int r = amdgpu_bo_reserve(obj, false); +		if (likely(r == 0)) { +			amdgpu_bo_unpin(obj); +			amdgpu_bo_unreserve(obj); +		} +		amdgpu_bo_unref(&obj); + +	} +	return 0; +} + +static int amdgpu_cgs_alloc_gpu_mem(void *cgs_device, +				    enum cgs_gpu_mem_type type, +				    uint64_t size, uint64_t align, +				    uint64_t min_offset, uint64_t max_offset, +				    cgs_handle_t *handle) +{ +	CGS_FUNC_ADEV; +	uint16_t flags = 0; +	int ret = 0; +	uint32_t domain = 0; +	struct amdgpu_bo *obj; +	struct ttm_placement placement; +	struct ttm_place place; + +	if (min_offset > max_offset) { +		BUG_ON(1); +		return -EINVAL; +	} + +	/* fail if the alignment is not a power of 2 */ +	if (((align != 1) && (align & (align - 1))) +	    || size == 0 || align == 0) +		return -EINVAL; + + +	switch(type) { +	case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB: +	case CGS_GPU_MEM_TYPE__VISIBLE_FB: +		flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; +		domain = AMDGPU_GEM_DOMAIN_VRAM; +		if (max_offset > adev->mc.real_vram_size) +			return -EINVAL; +		place.fpfn = min_offset >> PAGE_SHIFT; +		place.lpfn = max_offset >> PAGE_SHIFT; +		place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED | +			TTM_PL_FLAG_VRAM; +		break; +	case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB: +	case CGS_GPU_MEM_TYPE__INVISIBLE_FB: +		flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS; +		domain = AMDGPU_GEM_DOMAIN_VRAM; +		if (adev->mc.visible_vram_size < adev->mc.real_vram_size) { +			place.fpfn = +				max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT; +			place.lpfn = +				min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT; +			place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED | +				TTM_PL_FLAG_VRAM; +		} + +		break; +	case CGS_GPU_MEM_TYPE__GART_CACHEABLE: +		domain = AMDGPU_GEM_DOMAIN_GTT; +		place.fpfn = min_offset >> PAGE_SHIFT; +		place.lpfn = max_offset >> PAGE_SHIFT; +		place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT; +		break; +	case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE: +		flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC; +		domain = AMDGPU_GEM_DOMAIN_GTT; +		place.fpfn = min_offset >> PAGE_SHIFT; +		place.lpfn = max_offset >> PAGE_SHIFT; +		place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT | +			TTM_PL_FLAG_UNCACHED; +		break; +	default: +		return -EINVAL; +	} + + +	*handle = 0; + +	placement.placement = &place; +	placement.num_placement = 1; +	placement.busy_placement = &place; +	placement.num_busy_placement = 1; + +	ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE, +					  true, domain, flags, +					  NULL, &placement, &obj); +	if (ret) { +		DRM_ERROR("(%d) bo create failed\n", ret); +		return ret; +	} +	*handle = (cgs_handle_t)obj; + +	return ret; +} + +static int amdgpu_cgs_import_gpu_mem(void *cgs_device, int dmabuf_fd, +				     cgs_handle_t *handle) +{ +	CGS_FUNC_ADEV; +	int r; +	uint32_t dma_handle; +	struct drm_gem_object *obj; +	struct amdgpu_bo *bo; +	struct drm_device *dev = adev->ddev; +	struct drm_file *file_priv = NULL, *priv; + +	mutex_lock(&dev->struct_mutex); +	list_for_each_entry(priv, &dev->filelist, lhead) { +		rcu_read_lock(); +		if (priv->pid == get_pid(task_pid(current))) +			file_priv = priv; +		rcu_read_unlock(); +		if (file_priv) +			break; +	} +	mutex_unlock(&dev->struct_mutex); +	r = dev->driver->prime_fd_to_handle(dev, +					    file_priv, dmabuf_fd, +					    &dma_handle); +	spin_lock(&file_priv->table_lock); + +	/* Check if we currently have a reference on the object */ +	obj = idr_find(&file_priv->object_idr, dma_handle); +	if (obj == NULL) { +		spin_unlock(&file_priv->table_lock); +		return -EINVAL; +	} +	spin_unlock(&file_priv->table_lock); +	bo = gem_to_amdgpu_bo(obj); +	*handle = (cgs_handle_t)bo; +	return 0; +} + +static int amdgpu_cgs_free_gpu_mem(void *cgs_device, cgs_handle_t handle) +{ +	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle; + +	if (obj) { +		int r = amdgpu_bo_reserve(obj, false); +		if (likely(r == 0)) { +			amdgpu_bo_kunmap(obj); +			amdgpu_bo_unpin(obj); +			amdgpu_bo_unreserve(obj); +		} +		amdgpu_bo_unref(&obj); + +	} +	return 0; +} + +static int amdgpu_cgs_gmap_gpu_mem(void *cgs_device, cgs_handle_t handle, +				   uint64_t *mcaddr) +{ +	int r; +	u64 min_offset, max_offset; +	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle; + +	WARN_ON_ONCE(obj->placement.num_placement > 1); + +	min_offset = obj->placements[0].fpfn << PAGE_SHIFT; +	max_offset = obj->placements[0].lpfn << PAGE_SHIFT; + +	r = amdgpu_bo_reserve(obj, false); +	if (unlikely(r != 0)) +		return r; +	r = amdgpu_bo_pin_restricted(obj, AMDGPU_GEM_DOMAIN_GTT, +				     min_offset, max_offset, mcaddr); +	amdgpu_bo_unreserve(obj); +	return r; +} + +static int amdgpu_cgs_gunmap_gpu_mem(void *cgs_device, cgs_handle_t handle) +{ +	int r; +	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle; +	r = amdgpu_bo_reserve(obj, false); +	if (unlikely(r != 0)) +		return r; +	r = amdgpu_bo_unpin(obj); +	amdgpu_bo_unreserve(obj); +	return r; +} + +static int amdgpu_cgs_kmap_gpu_mem(void *cgs_device, cgs_handle_t handle, +				   void **map) +{ +	int r; +	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle; +	r = amdgpu_bo_reserve(obj, false); +	if (unlikely(r != 0)) +		return r; +	r = amdgpu_bo_kmap(obj, map); +	amdgpu_bo_unreserve(obj); +	return r; +} + +static int amdgpu_cgs_kunmap_gpu_mem(void *cgs_device, cgs_handle_t handle) +{ +	int r; +	struct amdgpu_bo *obj = (struct amdgpu_bo *)handle; +	r = amdgpu_bo_reserve(obj, false); +	if (unlikely(r != 0)) +		return r; +	amdgpu_bo_kunmap(obj); +	amdgpu_bo_unreserve(obj); +	return r; +} + +static uint32_t amdgpu_cgs_read_register(void *cgs_device, unsigned offset) +{ +	CGS_FUNC_ADEV; +	return RREG32(offset); +} + +static void amdgpu_cgs_write_register(void *cgs_device, unsigned offset, +				      uint32_t value) +{ +	CGS_FUNC_ADEV; +	WREG32(offset, value); +} + +static uint32_t amdgpu_cgs_read_ind_register(void *cgs_device, +					     enum cgs_ind_reg space, +					     unsigned index) +{ +	CGS_FUNC_ADEV; +	switch (space) { +	case CGS_IND_REG__MMIO: +		return RREG32_IDX(index); +	case CGS_IND_REG__PCIE: +		return RREG32_PCIE(index); +	case CGS_IND_REG__SMC: +		return RREG32_SMC(index); +	case CGS_IND_REG__UVD_CTX: +		return RREG32_UVD_CTX(index); +	case CGS_IND_REG__DIDT: +		return RREG32_DIDT(index); +	case CGS_IND_REG__AUDIO_ENDPT: +		DRM_ERROR("audio endpt register access not implemented.\n"); +		return 0; +	} +	WARN(1, "Invalid indirect register space"); +	return 0; +} + +static void amdgpu_cgs_write_ind_register(void *cgs_device, +					  enum cgs_ind_reg space, +					  unsigned index, uint32_t value) +{ +	CGS_FUNC_ADEV; +	switch (space) { +	case CGS_IND_REG__MMIO: +		return WREG32_IDX(index, value); +	case CGS_IND_REG__PCIE: +		return WREG32_PCIE(index, value); +	case CGS_IND_REG__SMC: +		return WREG32_SMC(index, value); +	case CGS_IND_REG__UVD_CTX: +		return WREG32_UVD_CTX(index, value); +	case CGS_IND_REG__DIDT: +		return WREG32_DIDT(index, value); +	case CGS_IND_REG__AUDIO_ENDPT: +		DRM_ERROR("audio endpt register access not implemented.\n"); +		return; +	} +	WARN(1, "Invalid indirect register space"); +} + +static uint8_t amdgpu_cgs_read_pci_config_byte(void *cgs_device, unsigned addr) +{ +	CGS_FUNC_ADEV; +	uint8_t val; +	int ret = pci_read_config_byte(adev->pdev, addr, &val); +	if (WARN(ret, "pci_read_config_byte error")) +		return 0; +	return val; +} + +static uint16_t amdgpu_cgs_read_pci_config_word(void *cgs_device, unsigned addr) +{ +	CGS_FUNC_ADEV; +	uint16_t val; +	int ret = pci_read_config_word(adev->pdev, addr, &val); +	if (WARN(ret, "pci_read_config_word error")) +		return 0; +	return val; +} + +static uint32_t amdgpu_cgs_read_pci_config_dword(void *cgs_device, +						 unsigned addr) +{ +	CGS_FUNC_ADEV; +	uint32_t val; +	int ret = pci_read_config_dword(adev->pdev, addr, &val); +	if (WARN(ret, "pci_read_config_dword error")) +		return 0; +	return val; +} + +static void amdgpu_cgs_write_pci_config_byte(void *cgs_device, unsigned addr, +					     uint8_t value) +{ +	CGS_FUNC_ADEV; +	int ret = pci_write_config_byte(adev->pdev, addr, value); +	WARN(ret, "pci_write_config_byte error"); +} + +static void amdgpu_cgs_write_pci_config_word(void *cgs_device, unsigned addr, +					     uint16_t value) +{ +	CGS_FUNC_ADEV; +	int ret = pci_write_config_word(adev->pdev, addr, value); +	WARN(ret, "pci_write_config_word error"); +} + +static void amdgpu_cgs_write_pci_config_dword(void *cgs_device, unsigned addr, +					      uint32_t value) +{ +	CGS_FUNC_ADEV; +	int ret = pci_write_config_dword(adev->pdev, addr, value); +	WARN(ret, "pci_write_config_dword error"); +} + +static const void *amdgpu_cgs_atom_get_data_table(void *cgs_device, +						  unsigned table, uint16_t *size, +						  uint8_t *frev, uint8_t *crev) +{ +	CGS_FUNC_ADEV; +	uint16_t data_start; + +	if (amdgpu_atom_parse_data_header( +		    adev->mode_info.atom_context, table, size, +		    frev, crev, &data_start)) +		return (uint8_t*)adev->mode_info.atom_context->bios + +			data_start; + +	return NULL; +} + +static int amdgpu_cgs_atom_get_cmd_table_revs(void *cgs_device, unsigned table, +					      uint8_t *frev, uint8_t *crev) +{ +	CGS_FUNC_ADEV; + +	if (amdgpu_atom_parse_cmd_header( +		    adev->mode_info.atom_context, table, +		    frev, crev)) +		return 0; + +	return -EINVAL; +} + +static int amdgpu_cgs_atom_exec_cmd_table(void *cgs_device, unsigned table, +					  void *args) +{ +	CGS_FUNC_ADEV; + +	return amdgpu_atom_execute_table( +		adev->mode_info.atom_context, table, args); +} + +static int amdgpu_cgs_create_pm_request(void *cgs_device, cgs_handle_t *request) +{ +	/* TODO */ +	return 0; +} + +static int amdgpu_cgs_destroy_pm_request(void *cgs_device, cgs_handle_t request) +{ +	/* TODO */ +	return 0; +} + +static int amdgpu_cgs_set_pm_request(void *cgs_device, cgs_handle_t request, +				     int active) +{ +	/* TODO */ +	return 0; +} + +static int amdgpu_cgs_pm_request_clock(void *cgs_device, cgs_handle_t request, +				       enum cgs_clock clock, unsigned freq) +{ +	/* TODO */ +	return 0; +} + +static int amdgpu_cgs_pm_request_engine(void *cgs_device, cgs_handle_t request, +					enum cgs_engine engine, int powered) +{ +	/* TODO */ +	return 0; +} + + + +static int amdgpu_cgs_pm_query_clock_limits(void *cgs_device, +					    enum cgs_clock clock, +					    struct cgs_clock_limits *limits) +{ +	/* TODO */ +	return 0; +} + +static int amdgpu_cgs_set_camera_voltages(void *cgs_device, uint32_t mask, +					  const uint32_t *voltages) +{ +	DRM_ERROR("not implemented"); +	return -EPERM; +} + +struct cgs_irq_params { +	unsigned src_id; +	cgs_irq_source_set_func_t set; +	cgs_irq_handler_func_t handler; +	void *private_data; +}; + +static int cgs_set_irq_state(struct amdgpu_device *adev, +			     struct amdgpu_irq_src *src, +			     unsigned type, +			     enum amdgpu_interrupt_state state) +{ +	struct cgs_irq_params *irq_params = +		(struct cgs_irq_params *)src->data; +	if (!irq_params) +		return -EINVAL; +	if (!irq_params->set) +		return -EINVAL; +	return irq_params->set(irq_params->private_data, +			       irq_params->src_id, +			       type, +			       (int)state); +} + +static int cgs_process_irq(struct amdgpu_device *adev, +			   struct amdgpu_irq_src *source, +			   struct amdgpu_iv_entry *entry) +{ +	struct cgs_irq_params *irq_params = +		(struct cgs_irq_params *)source->data; +	if (!irq_params) +		return -EINVAL; +	if (!irq_params->handler) +		return -EINVAL; +	return irq_params->handler(irq_params->private_data, +				   irq_params->src_id, +				   entry->iv_entry); +} + +static const struct amdgpu_irq_src_funcs cgs_irq_funcs = { +	.set = cgs_set_irq_state, +	.process = cgs_process_irq, +}; + +static int amdgpu_cgs_add_irq_source(void *cgs_device, unsigned src_id, +				     unsigned num_types, +				     cgs_irq_source_set_func_t set, +				     cgs_irq_handler_func_t handler, +				     void *private_data) +{ +	CGS_FUNC_ADEV; +	int ret = 0; +	struct cgs_irq_params *irq_params; +	struct amdgpu_irq_src *source = +		kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL); +	if (!source) +		return -ENOMEM; +	irq_params = +		kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL); +	if (!irq_params) { +		kfree(source); +		return -ENOMEM; +	} +	source->num_types = num_types; +	source->funcs = &cgs_irq_funcs; +	irq_params->src_id = src_id; +	irq_params->set = set; +	irq_params->handler = handler; +	irq_params->private_data = private_data; +	source->data = (void *)irq_params; +	ret = amdgpu_irq_add_id(adev, src_id, source); +	if (ret) { +		kfree(irq_params); +		kfree(source); +	} + +	return ret; +} + +static int amdgpu_cgs_irq_get(void *cgs_device, unsigned src_id, unsigned type) +{ +	CGS_FUNC_ADEV; +	return amdgpu_irq_get(adev, adev->irq.sources[src_id], type); +} + +static int amdgpu_cgs_irq_put(void *cgs_device, unsigned src_id, unsigned type) +{ +	CGS_FUNC_ADEV; +	return amdgpu_irq_put(adev, adev->irq.sources[src_id], type); +} + +int amdgpu_cgs_set_clockgating_state(void *cgs_device, +				  enum amd_ip_block_type block_type, +				  enum amd_clockgating_state state) +{ +	CGS_FUNC_ADEV; +	int i, r = -1; + +	for (i = 0; i < adev->num_ip_blocks; i++) { +		if (!adev->ip_block_status[i].valid) +			continue; + +		if (adev->ip_blocks[i].type == block_type) { +			r = adev->ip_blocks[i].funcs->set_clockgating_state( +								(void *)adev, +									state); +			break; +		} +	} +	return r; +} + +int amdgpu_cgs_set_powergating_state(void *cgs_device, +				  enum amd_ip_block_type block_type, +				  enum amd_powergating_state state) +{ +	CGS_FUNC_ADEV; +	int i, r = -1; + +	for (i = 0; i < adev->num_ip_blocks; i++) { +		if (!adev->ip_block_status[i].valid) +			continue; + +		if (adev->ip_blocks[i].type == block_type) { +			r = adev->ip_blocks[i].funcs->set_powergating_state( +								(void *)adev, +									state); +			break; +		} +	} +	return r; +} + + +static uint32_t fw_type_convert(void *cgs_device, uint32_t fw_type) +{ +	CGS_FUNC_ADEV; +	enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM; + +	switch (fw_type) { +	case CGS_UCODE_ID_SDMA0: +		result = AMDGPU_UCODE_ID_SDMA0; +		break; +	case CGS_UCODE_ID_SDMA1: +		result = AMDGPU_UCODE_ID_SDMA1; +		break; +	case CGS_UCODE_ID_CP_CE: +		result = AMDGPU_UCODE_ID_CP_CE; +		break; +	case CGS_UCODE_ID_CP_PFP: +		result = AMDGPU_UCODE_ID_CP_PFP; +		break; +	case CGS_UCODE_ID_CP_ME: +		result = AMDGPU_UCODE_ID_CP_ME; +		break; +	case CGS_UCODE_ID_CP_MEC: +	case CGS_UCODE_ID_CP_MEC_JT1: +		result = AMDGPU_UCODE_ID_CP_MEC1; +		break; +	case CGS_UCODE_ID_CP_MEC_JT2: +		if (adev->asic_type == CHIP_TONGA) +			result = AMDGPU_UCODE_ID_CP_MEC2; +		else if (adev->asic_type == CHIP_CARRIZO) +			result = AMDGPU_UCODE_ID_CP_MEC1; +		break; +	case CGS_UCODE_ID_RLC_G: +		result = AMDGPU_UCODE_ID_RLC_G; +		break; +	default: +		DRM_ERROR("Firmware type not supported\n"); +	} +	return result; +} + +static int amdgpu_cgs_get_firmware_info(void *cgs_device, +					enum cgs_ucode_id type, +					struct cgs_firmware_info *info) +{ +	CGS_FUNC_ADEV; + +	if (CGS_UCODE_ID_SMU != type) { +		uint64_t gpu_addr; +		uint32_t data_size; +		const struct gfx_firmware_header_v1_0 *header; +		enum AMDGPU_UCODE_ID id; +		struct amdgpu_firmware_info *ucode; + +		id = fw_type_convert(cgs_device, type); +		ucode = &adev->firmware.ucode[id]; +		if (ucode->fw == NULL) +			return -EINVAL; + +		gpu_addr  = ucode->mc_addr; +		header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data; +		data_size = le32_to_cpu(header->header.ucode_size_bytes); + +		if ((type == CGS_UCODE_ID_CP_MEC_JT1) || +		    (type == CGS_UCODE_ID_CP_MEC_JT2)) { +			gpu_addr += le32_to_cpu(header->jt_offset) << 2; +			data_size = le32_to_cpu(header->jt_size) << 2; +		} +		info->mc_addr = gpu_addr; +		info->image_size = data_size; +		info->version = (uint16_t)le32_to_cpu(header->header.ucode_version); +		info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version); +	} else { +		char fw_name[30] = {0}; +		int err = 0; +		uint32_t ucode_size; +		uint32_t ucode_start_address; +		const uint8_t *src; +		const struct smc_firmware_header_v1_0 *hdr; + +		switch (adev->asic_type) { +		case CHIP_TONGA: +			strcpy(fw_name, "amdgpu/tonga_smc.bin"); +			break; +		default: +			DRM_ERROR("SMC firmware not supported\n"); +			return -EINVAL; +		} + +		err = request_firmware(&adev->pm.fw, fw_name, adev->dev); +		if (err) { +			DRM_ERROR("Failed to request firmware\n"); +			return err; +		} + +		err = amdgpu_ucode_validate(adev->pm.fw); +		if (err) { +			DRM_ERROR("Failed to load firmware \"%s\"", fw_name); +			release_firmware(adev->pm.fw); +			adev->pm.fw = NULL; +			return err; +		} + +		hdr = (const struct smc_firmware_header_v1_0 *)	adev->pm.fw->data; +		adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version); +		ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes); +		ucode_start_address = le32_to_cpu(hdr->ucode_start_addr); +		src = (const uint8_t *)(adev->pm.fw->data + +		       le32_to_cpu(hdr->header.ucode_array_offset_bytes)); + +		info->version = adev->pm.fw_version; +		info->image_size = ucode_size; +		info->kptr = (void *)src; +	} +	return 0; +} + +static const struct cgs_ops amdgpu_cgs_ops = { +	amdgpu_cgs_gpu_mem_info, +	amdgpu_cgs_gmap_kmem, +	amdgpu_cgs_gunmap_kmem, +	amdgpu_cgs_alloc_gpu_mem, +	amdgpu_cgs_free_gpu_mem, +	amdgpu_cgs_gmap_gpu_mem, +	amdgpu_cgs_gunmap_gpu_mem, +	amdgpu_cgs_kmap_gpu_mem, +	amdgpu_cgs_kunmap_gpu_mem, +	amdgpu_cgs_read_register, +	amdgpu_cgs_write_register, +	amdgpu_cgs_read_ind_register, +	amdgpu_cgs_write_ind_register, +	amdgpu_cgs_read_pci_config_byte, +	amdgpu_cgs_read_pci_config_word, +	amdgpu_cgs_read_pci_config_dword, +	amdgpu_cgs_write_pci_config_byte, +	amdgpu_cgs_write_pci_config_word, +	amdgpu_cgs_write_pci_config_dword, +	amdgpu_cgs_atom_get_data_table, +	amdgpu_cgs_atom_get_cmd_table_revs, +	amdgpu_cgs_atom_exec_cmd_table, +	amdgpu_cgs_create_pm_request, +	amdgpu_cgs_destroy_pm_request, +	amdgpu_cgs_set_pm_request, +	amdgpu_cgs_pm_request_clock, +	amdgpu_cgs_pm_request_engine, +	amdgpu_cgs_pm_query_clock_limits, +	amdgpu_cgs_set_camera_voltages, +	amdgpu_cgs_get_firmware_info, +	amdgpu_cgs_set_powergating_state, +	amdgpu_cgs_set_clockgating_state +}; + +static const struct cgs_os_ops amdgpu_cgs_os_ops = { +	amdgpu_cgs_import_gpu_mem, +	amdgpu_cgs_add_irq_source, +	amdgpu_cgs_irq_get, +	amdgpu_cgs_irq_put +}; + +void *amdgpu_cgs_create_device(struct amdgpu_device *adev) +{ +	struct amdgpu_cgs_device *cgs_device = +		kmalloc(sizeof(*cgs_device), GFP_KERNEL); + +	if (!cgs_device) { +		DRM_ERROR("Couldn't allocate CGS device structure\n"); +		return NULL; +	} + +	cgs_device->base.ops = &amdgpu_cgs_ops; +	cgs_device->base.os_ops = &amdgpu_cgs_os_ops; +	cgs_device->adev = adev; + +	return cgs_device; +} + +void amdgpu_cgs_destroy_device(void *cgs_device) +{ +	kfree(cgs_device); +} diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_connectors.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_connectors.c index 27df17a0e620..89c3dd62ba21 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_connectors.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_connectors.c @@ -75,6 +75,11 @@ void amdgpu_connector_hotplug(struct drm_connector *connector)  			if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {  				drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);  			} else if (amdgpu_atombios_dp_needs_link_train(amdgpu_connector)) { +				/* Don't try to start link training before we +				 * have the dpcd */ +				if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector)) +					return; +  				/* set it to OFF so that drm_helper_connector_dpms()  				 * won't return immediately since the current state  				 * is ON at this point. diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_cs.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_cs.c index d63135bf29c0..3b355aeb62fd 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_cs.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_cs.c @@ -126,6 +126,30 @@ int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,  	return 0;  } +struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev, +                                               struct drm_file *filp, +                                               struct amdgpu_ctx *ctx, +                                               struct amdgpu_ib *ibs, +                                               uint32_t num_ibs) +{ +	struct amdgpu_cs_parser *parser; +	int i; + +	parser = kzalloc(sizeof(struct amdgpu_cs_parser), GFP_KERNEL); +	if (!parser) +		return NULL; + +	parser->adev = adev; +	parser->filp = filp; +	parser->ctx = ctx; +	parser->ibs = ibs; +	parser->num_ibs = num_ibs; +	for (i = 0; i < num_ibs; i++) +		ibs[i].ctx = ctx; + +	return parser; +} +  int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)  {  	union drm_amdgpu_cs *cs = data; @@ -147,13 +171,13 @@ int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)  	/* get chunks */  	INIT_LIST_HEAD(&p->validated); -	chunk_array = kcalloc(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL); +	chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);  	if (chunk_array == NULL) {  		r = -ENOMEM;  		goto out;  	} -	chunk_array_user = (uint64_t *)(unsigned long)(cs->in.chunks); +	chunk_array_user = (uint64_t __user *)(cs->in.chunks);  	if (copy_from_user(chunk_array, chunk_array_user,  			   sizeof(uint64_t)*cs->in.num_chunks)) {  		r = -EFAULT; @@ -161,7 +185,7 @@ int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)  	}  	p->nchunks = cs->in.num_chunks; -	p->chunks = kcalloc(p->nchunks, sizeof(struct amdgpu_cs_chunk), +	p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),  			    GFP_KERNEL);  	if (p->chunks == NULL) {  		r = -ENOMEM; @@ -173,7 +197,7 @@ int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)  		struct drm_amdgpu_cs_chunk user_chunk;  		uint32_t __user *cdata; -		chunk_ptr = (void __user *)(unsigned long)chunk_array[i]; +		chunk_ptr = (void __user *)chunk_array[i];  		if (copy_from_user(&user_chunk, chunk_ptr,  				       sizeof(struct drm_amdgpu_cs_chunk))) {  			r = -EFAULT; @@ -183,7 +207,7 @@ int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)  		p->chunks[i].length_dw = user_chunk.length_dw;  		size = p->chunks[i].length_dw; -		cdata = (void __user *)(unsigned long)user_chunk.chunk_data; +		cdata = (void __user *)user_chunk.chunk_data;  		p->chunks[i].user_ptr = cdata;  		p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t)); @@ -235,11 +259,10 @@ int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)  		}  	} +  	p->ibs = kcalloc(p->num_ibs, sizeof(struct amdgpu_ib), GFP_KERNEL); -	if (!p->ibs) { +	if (!p->ibs)  		r = -ENOMEM; -		goto out; -	}  out:  	kfree(chunk_array); @@ -331,7 +354,7 @@ int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p)  			 * into account. We don't want to disallow buffer moves  			 * completely.  			 */ -			if (current_domain != AMDGPU_GEM_DOMAIN_CPU && +			if ((lobj->allowed_domains & current_domain) != 0 &&  			    (domain & current_domain) == 0 && /* will be moved */  			    bytes_moved > bytes_moved_threshold) {  				/* don't move it */ @@ -415,18 +438,8 @@ static int cmp_size_smaller_first(void *priv, struct list_head *a,  	return (int)la->robj->tbo.num_pages - (int)lb->robj->tbo.num_pages;  } -/** - * cs_parser_fini() - clean parser states - * @parser:	parser structure holding parsing context. - * @error:	error number - * - * If error is set than unvalidate buffer, otherwise just free memory - * used by parsing context. - **/ -static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff) +static void amdgpu_cs_parser_fini_early(struct amdgpu_cs_parser *parser, int error, bool backoff)  { -	unsigned i; -  	if (!error) {  		/* Sort the buffer list from the smallest to largest buffer,  		 * which affects the order of buffers in the LRU list. @@ -447,21 +460,45 @@ static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bo  		ttm_eu_backoff_reservation(&parser->ticket,  					   &parser->validated);  	} +} +static void amdgpu_cs_parser_fini_late(struct amdgpu_cs_parser *parser) +{ +	unsigned i;  	if (parser->ctx)  		amdgpu_ctx_put(parser->ctx);  	if (parser->bo_list)  		amdgpu_bo_list_put(parser->bo_list); +  	drm_free_large(parser->vm_bos);  	for (i = 0; i < parser->nchunks; i++)  		drm_free_large(parser->chunks[i].kdata);  	kfree(parser->chunks); -	if (parser->ibs) -		for (i = 0; i < parser->num_ibs; i++) -			amdgpu_ib_free(parser->adev, &parser->ibs[i]); -	kfree(parser->ibs); -	if (parser->uf.bo) -		drm_gem_object_unreference_unlocked(&parser->uf.bo->gem_base); +	if (!amdgpu_enable_scheduler) +	{ +		if (parser->ibs) +			for (i = 0; i < parser->num_ibs; i++) +				amdgpu_ib_free(parser->adev, &parser->ibs[i]); +		kfree(parser->ibs); +		if (parser->uf.bo) +			drm_gem_object_unreference_unlocked(&parser->uf.bo->gem_base); +	} + +	kfree(parser); +} + +/** + * cs_parser_fini() - clean parser states + * @parser:	parser structure holding parsing context. + * @error:	error number + * + * If error is set than unvalidate buffer, otherwise just free memory + * used by parsing context. + **/ +static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff) +{ +       amdgpu_cs_parser_fini_early(parser, error, backoff); +       amdgpu_cs_parser_fini_late(parser);  }  static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p, @@ -476,12 +513,18 @@ static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,  	if (r)  		return r; +	r = amdgpu_sync_fence(adev, &p->ibs[0].sync, vm->page_directory_fence); +	if (r) +		return r; +  	r = amdgpu_vm_clear_freed(adev, vm);  	if (r)  		return r;  	if (p->bo_list) {  		for (i = 0; i < p->bo_list->num_entries; i++) { +			struct fence *f; +  			/* ignore duplicates */  			bo = p->bo_list->array[i].robj;  			if (!bo) @@ -495,7 +538,10 @@ static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,  			if (r)  				return r; -			amdgpu_sync_fence(&p->ibs[0].sync, bo_va->last_pt_update); +			f = bo_va->last_pt_update; +			r = amdgpu_sync_fence(adev, &p->ibs[0].sync, f); +			if (r) +				return r;  		}  	} @@ -529,9 +575,9 @@ static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,  		goto out;  	}  	amdgpu_cs_sync_rings(parser); - -	r = amdgpu_ib_schedule(adev, parser->num_ibs, parser->ibs, -			       parser->filp); +	if (!amdgpu_enable_scheduler) +		r = amdgpu_ib_schedule(adev, parser->num_ibs, parser->ibs, +				       parser->filp);  out:  	mutex_unlock(&vm->mutex); @@ -650,7 +696,6 @@ static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,  			ib->oa_size = amdgpu_bo_size(oa);  		}  	} -  	/* wrap the last IB with user fence */  	if (parser->uf.bo) {  		struct amdgpu_ib *ib = &parser->ibs[parser->num_ibs - 1]; @@ -669,6 +714,7 @@ static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,  static int amdgpu_cs_dependencies(struct amdgpu_device *adev,  				  struct amdgpu_cs_parser *p)  { +	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;  	struct amdgpu_ib *ib;  	int i, j, r; @@ -692,8 +738,9 @@ static int amdgpu_cs_dependencies(struct amdgpu_device *adev,  			sizeof(struct drm_amdgpu_cs_chunk_dep);  		for (j = 0; j < num_deps; ++j) { -			struct amdgpu_fence *fence;  			struct amdgpu_ring *ring; +			struct amdgpu_ctx *ctx; +			struct fence *fence;  			r = amdgpu_cs_get_ring(adev, deps[j].ip_type,  					       deps[j].ip_instance, @@ -701,82 +748,141 @@ static int amdgpu_cs_dependencies(struct amdgpu_device *adev,  			if (r)  				return r; -			r = amdgpu_fence_recreate(ring, p->filp, -						  deps[j].handle, -						  &fence); -			if (r) +			ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id); +			if (ctx == NULL) +				return -EINVAL; + +			fence = amdgpu_ctx_get_fence(ctx, ring, +						     deps[j].handle); +			if (IS_ERR(fence)) { +				r = PTR_ERR(fence); +				amdgpu_ctx_put(ctx);  				return r; -			amdgpu_sync_fence(&ib->sync, fence); -			amdgpu_fence_unref(&fence); +			} else if (fence) { +				r = amdgpu_sync_fence(adev, &ib->sync, fence); +				fence_put(fence); +				amdgpu_ctx_put(ctx); +				if (r) +					return r; +			}  		}  	}  	return 0;  } +static int amdgpu_cs_free_job(struct amdgpu_job *sched_job) +{ +	int i; +	if (sched_job->ibs) +		for (i = 0; i < sched_job->num_ibs; i++) +			amdgpu_ib_free(sched_job->adev, &sched_job->ibs[i]); +	kfree(sched_job->ibs); +	if (sched_job->uf.bo) +		drm_gem_object_unreference_unlocked(&sched_job->uf.bo->gem_base); +	return 0; +} +  int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)  {  	struct amdgpu_device *adev = dev->dev_private;  	union drm_amdgpu_cs *cs = data; -	struct amdgpu_cs_parser parser; -	int r, i; +	struct amdgpu_cs_parser *parser;  	bool reserved_buffers = false; +	int i, r;  	down_read(&adev->exclusive_lock);  	if (!adev->accel_working) {  		up_read(&adev->exclusive_lock);  		return -EBUSY;  	} -	/* initialize parser */ -	memset(&parser, 0, sizeof(struct amdgpu_cs_parser)); -	parser.filp = filp; -	parser.adev = adev; -	r = amdgpu_cs_parser_init(&parser, data); + +	parser = amdgpu_cs_parser_create(adev, filp, NULL, NULL, 0); +	if (!parser) +		return -ENOMEM; +	r = amdgpu_cs_parser_init(parser, data);  	if (r) {  		DRM_ERROR("Failed to initialize parser !\n"); -		amdgpu_cs_parser_fini(&parser, r, false); +		amdgpu_cs_parser_fini(parser, r, false);  		up_read(&adev->exclusive_lock);  		r = amdgpu_cs_handle_lockup(adev, r);  		return r;  	} -	r = amdgpu_cs_parser_relocs(&parser); -	if (r) { -		if (r != -ERESTARTSYS) { -			if (r == -ENOMEM) -				DRM_ERROR("Not enough memory for command submission!\n"); -			else -				DRM_ERROR("Failed to process the buffer list %d!\n", r); -		} +	r = amdgpu_cs_parser_relocs(parser); +	if (r == -ENOMEM) +		DRM_ERROR("Not enough memory for command submission!\n"); +	else if (r && r != -ERESTARTSYS) +		DRM_ERROR("Failed to process the buffer list %d!\n", r); +	else if (!r) { +		reserved_buffers = true; +		r = amdgpu_cs_ib_fill(adev, parser);  	}  	if (!r) { -		reserved_buffers = true; -		r = amdgpu_cs_ib_fill(adev, &parser); +		r = amdgpu_cs_dependencies(adev, parser); +		if (r) +			DRM_ERROR("Failed in the dependencies handling %d!\n", r);  	} -	if (!r) -		r = amdgpu_cs_dependencies(adev, &parser); - -	if (r) { -		amdgpu_cs_parser_fini(&parser, r, reserved_buffers); -		up_read(&adev->exclusive_lock); -		r = amdgpu_cs_handle_lockup(adev, r); -		return r; -	} +	if (r) +		goto out; -	for (i = 0; i < parser.num_ibs; i++) -		trace_amdgpu_cs(&parser, i); +	for (i = 0; i < parser->num_ibs; i++) +		trace_amdgpu_cs(parser, i); -	r = amdgpu_cs_ib_vm_chunk(adev, &parser); -	if (r) { +	r = amdgpu_cs_ib_vm_chunk(adev, parser); +	if (r)  		goto out; + +	if (amdgpu_enable_scheduler && parser->num_ibs) { +		struct amdgpu_job *job; +		struct amdgpu_ring * ring =  parser->ibs->ring; +		job = kzalloc(sizeof(struct amdgpu_job), GFP_KERNEL); +		if (!job) +			return -ENOMEM; +		job->base.sched = ring->scheduler; +		job->base.s_entity = &parser->ctx->rings[ring->idx].entity; +		job->adev = parser->adev; +		job->ibs = parser->ibs; +		job->num_ibs = parser->num_ibs; +		job->base.owner = parser->filp; +		mutex_init(&job->job_lock); +		if (job->ibs[job->num_ibs - 1].user) { +			memcpy(&job->uf,  &parser->uf, +			       sizeof(struct amdgpu_user_fence)); +			job->ibs[job->num_ibs - 1].user = &job->uf; +		} + +		job->free_job = amdgpu_cs_free_job; +		mutex_lock(&job->job_lock); +		r = amd_sched_entity_push_job((struct amd_sched_job *)job); +		if (r) { +			mutex_unlock(&job->job_lock); +			amdgpu_cs_free_job(job); +			kfree(job); +			goto out; +		} +		cs->out.handle = +			amdgpu_ctx_add_fence(parser->ctx, ring, +					     &job->base.s_fence->base); +		parser->ibs[parser->num_ibs - 1].sequence = cs->out.handle; + +		list_sort(NULL, &parser->validated, cmp_size_smaller_first); +		ttm_eu_fence_buffer_objects(&parser->ticket, +				&parser->validated, +				&job->base.s_fence->base); + +		mutex_unlock(&job->job_lock); +		amdgpu_cs_parser_fini_late(parser); +		up_read(&adev->exclusive_lock); +		return 0;  	} -	cs->out.handle = parser.ibs[parser.num_ibs - 1].fence->seq; +	cs->out.handle = parser->ibs[parser->num_ibs - 1].sequence;  out: -	amdgpu_cs_parser_fini(&parser, r, true); +	amdgpu_cs_parser_fini(parser, r, reserved_buffers);  	up_read(&adev->exclusive_lock);  	r = amdgpu_cs_handle_lockup(adev, r);  	return r; @@ -797,26 +903,29 @@ int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,  	union drm_amdgpu_wait_cs *wait = data;  	struct amdgpu_device *adev = dev->dev_private;  	unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout); -	struct amdgpu_fence *fence = NULL;  	struct amdgpu_ring *ring = NULL;  	struct amdgpu_ctx *ctx; +	struct fence *fence;  	long r; -	ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id); -	if (ctx == NULL) -		return -EINVAL; -  	r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,  			       wait->in.ring, &ring);  	if (r)  		return r; -	r = amdgpu_fence_recreate(ring, filp, wait->in.handle, &fence); -	if (r) -		return r; +	ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id); +	if (ctx == NULL) +		return -EINVAL; + +	fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle); +	if (IS_ERR(fence)) +		r = PTR_ERR(fence); +	else if (fence) { +		r = fence_wait_timeout(fence, true, timeout); +		fence_put(fence); +	} else +		r = 1; -	r = fence_wait_timeout(&fence->base, true, timeout); -	amdgpu_fence_unref(&fence);  	amdgpu_ctx_put(ctx);  	if (r < 0)  		return r; @@ -851,7 +960,16 @@ amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,  		if (!reloc->bo_va)  			continue; -		list_for_each_entry(mapping, &reloc->bo_va->mappings, list) { +		list_for_each_entry(mapping, &reloc->bo_va->valids, list) { +			if (mapping->it.start > addr || +			    addr > mapping->it.last) +				continue; + +			*bo = reloc->bo_va->bo; +			return mapping; +		} + +		list_for_each_entry(mapping, &reloc->bo_va->invalids, list) {  			if (mapping->it.start > addr ||  			    addr > mapping->it.last)  				continue; diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_ctx.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_ctx.c index 6c66ac8a1891..20cbc4eb5a6f 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_ctx.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_ctx.c @@ -25,54 +25,107 @@  #include <drm/drmP.h>  #include "amdgpu.h" -static void amdgpu_ctx_do_release(struct kref *ref) +int amdgpu_ctx_init(struct amdgpu_device *adev, bool kernel, +		    struct amdgpu_ctx *ctx)  { -	struct amdgpu_ctx *ctx; -	struct amdgpu_ctx_mgr *mgr; +	unsigned i, j; +	int r; -	ctx = container_of(ref, struct amdgpu_ctx, refcount); -	mgr = &ctx->fpriv->ctx_mgr; +	memset(ctx, 0, sizeof(*ctx)); +	ctx->adev = adev; +	kref_init(&ctx->refcount); +	spin_lock_init(&ctx->ring_lock); +	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) +		ctx->rings[i].sequence = 1; -	idr_remove(&mgr->ctx_handles, ctx->id); -	kfree(ctx); +	if (amdgpu_enable_scheduler) { +		/* create context entity for each ring */ +		for (i = 0; i < adev->num_rings; i++) { +			struct amd_sched_rq *rq; +			if (kernel) +				rq = &adev->rings[i]->scheduler->kernel_rq; +			else +				rq = &adev->rings[i]->scheduler->sched_rq; +			r = amd_sched_entity_init(adev->rings[i]->scheduler, +						  &ctx->rings[i].entity, +						  rq, amdgpu_sched_jobs); +			if (r) +				break; +		} + +		if (i < adev->num_rings) { +			for (j = 0; j < i; j++) +				amd_sched_entity_fini(adev->rings[j]->scheduler, +						      &ctx->rings[j].entity); +			kfree(ctx); +			return r; +		} +	} +	return 0;  } -int amdgpu_ctx_alloc(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv, uint32_t *id, uint32_t flags) +void amdgpu_ctx_fini(struct amdgpu_ctx *ctx) +{ +	struct amdgpu_device *adev = ctx->adev; +	unsigned i, j; + +	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) +		for (j = 0; j < AMDGPU_CTX_MAX_CS_PENDING; ++j) +			fence_put(ctx->rings[i].fences[j]); + +	if (amdgpu_enable_scheduler) { +		for (i = 0; i < adev->num_rings; i++) +			amd_sched_entity_fini(adev->rings[i]->scheduler, +					      &ctx->rings[i].entity); +	} +} + +static int amdgpu_ctx_alloc(struct amdgpu_device *adev, +			    struct amdgpu_fpriv *fpriv, +			    uint32_t *id)  { -	int r; -	struct amdgpu_ctx *ctx;  	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr; +	struct amdgpu_ctx *ctx; +	int r;  	ctx = kmalloc(sizeof(*ctx), GFP_KERNEL);  	if (!ctx)  		return -ENOMEM;  	mutex_lock(&mgr->lock); -	r = idr_alloc(&mgr->ctx_handles, ctx, 0, 0, GFP_KERNEL); +	r = idr_alloc(&mgr->ctx_handles, ctx, 1, 0, GFP_KERNEL);  	if (r < 0) {  		mutex_unlock(&mgr->lock);  		kfree(ctx);  		return r;  	}  	*id = (uint32_t)r; - -	memset(ctx, 0, sizeof(*ctx)); -	ctx->id = *id; -	ctx->fpriv = fpriv; -	kref_init(&ctx->refcount); +	r = amdgpu_ctx_init(adev, false, ctx);  	mutex_unlock(&mgr->lock); -	return 0; +	return r;  } -int amdgpu_ctx_free(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv, uint32_t id) +static void amdgpu_ctx_do_release(struct kref *ref)  {  	struct amdgpu_ctx *ctx; + +	ctx = container_of(ref, struct amdgpu_ctx, refcount); + +	amdgpu_ctx_fini(ctx); + +	kfree(ctx); +} + +static int amdgpu_ctx_free(struct amdgpu_fpriv *fpriv, uint32_t id) +{  	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr; +	struct amdgpu_ctx *ctx;  	mutex_lock(&mgr->lock);  	ctx = idr_find(&mgr->ctx_handles, id);  	if (ctx) { +		idr_remove(&mgr->ctx_handles, id);  		kref_put(&ctx->refcount, amdgpu_ctx_do_release);  		mutex_unlock(&mgr->lock);  		return 0; @@ -86,9 +139,13 @@ static int amdgpu_ctx_query(struct amdgpu_device *adev,  			    union drm_amdgpu_ctx_out *out)  {  	struct amdgpu_ctx *ctx; -	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr; +	struct amdgpu_ctx_mgr *mgr;  	unsigned reset_counter; +	if (!fpriv) +		return -EINVAL; + +	mgr = &fpriv->ctx_mgr;  	mutex_lock(&mgr->lock);  	ctx = idr_find(&mgr->ctx_handles, id);  	if (!ctx) { @@ -97,8 +154,8 @@ static int amdgpu_ctx_query(struct amdgpu_device *adev,  	}  	/* TODO: these two are always zero */ -	out->state.flags = ctx->state.flags; -	out->state.hangs = ctx->state.hangs; +	out->state.flags = 0x0; +	out->state.hangs = 0x0;  	/* determine if a GPU reset has occured since the last call */  	reset_counter = atomic_read(&adev->gpu_reset_counter); @@ -113,28 +170,11 @@ static int amdgpu_ctx_query(struct amdgpu_device *adev,  	return 0;  } -void amdgpu_ctx_fini(struct amdgpu_fpriv *fpriv) -{ -	struct idr *idp; -	struct amdgpu_ctx *ctx; -	uint32_t id; -	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr; -	idp = &mgr->ctx_handles; - -	idr_for_each_entry(idp,ctx,id) { -		if (kref_put(&ctx->refcount, amdgpu_ctx_do_release) != 1) -			DRM_ERROR("ctx (id=%ul) is still alive\n",ctx->id); -	} - -	mutex_destroy(&mgr->lock); -} -  int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,  		     struct drm_file *filp)  {  	int r;  	uint32_t id; -	uint32_t flags;  	union drm_amdgpu_ctx *args = data;  	struct amdgpu_device *adev = dev->dev_private; @@ -142,15 +182,14 @@ int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,  	r = 0;  	id = args->in.ctx_id; -	flags = args->in.flags;  	switch (args->in.op) {  		case AMDGPU_CTX_OP_ALLOC_CTX: -			r = amdgpu_ctx_alloc(adev, fpriv, &id, flags); +			r = amdgpu_ctx_alloc(adev, fpriv, &id);  			args->out.alloc.ctx_id = id;  			break;  		case AMDGPU_CTX_OP_FREE_CTX: -			r = amdgpu_ctx_free(adev, fpriv, id); +			r = amdgpu_ctx_free(fpriv, id);  			break;  		case AMDGPU_CTX_OP_QUERY_STATE:  			r = amdgpu_ctx_query(adev, fpriv, id, &args->out); @@ -165,7 +204,12 @@ int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,  struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id)  {  	struct amdgpu_ctx *ctx; -	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr; +	struct amdgpu_ctx_mgr *mgr; + +	if (!fpriv) +		return NULL; + +	mgr = &fpriv->ctx_mgr;  	mutex_lock(&mgr->lock);  	ctx = idr_find(&mgr->ctx_handles, id); @@ -177,17 +221,86 @@ struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id)  int amdgpu_ctx_put(struct amdgpu_ctx *ctx)  { -	struct amdgpu_fpriv *fpriv; -	struct amdgpu_ctx_mgr *mgr; -  	if (ctx == NULL)  		return -EINVAL; -	fpriv = ctx->fpriv; -	mgr = &fpriv->ctx_mgr; -	mutex_lock(&mgr->lock);  	kref_put(&ctx->refcount, amdgpu_ctx_do_release); -	mutex_unlock(&mgr->lock); -  	return 0;  } + +uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring, +			      struct fence *fence) +{ +	struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx]; +	uint64_t seq = cring->sequence; +	unsigned idx = 0; +	struct fence *other = NULL; + +	idx = seq % AMDGPU_CTX_MAX_CS_PENDING; +	other = cring->fences[idx]; +	if (other) { +		signed long r; +		r = fence_wait_timeout(other, false, MAX_SCHEDULE_TIMEOUT); +		if (r < 0) +			DRM_ERROR("Error (%ld) waiting for fence!\n", r); +	} + +	fence_get(fence); + +	spin_lock(&ctx->ring_lock); +	cring->fences[idx] = fence; +	cring->sequence++; +	spin_unlock(&ctx->ring_lock); + +	fence_put(other); + +	return seq; +} + +struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx, +				   struct amdgpu_ring *ring, uint64_t seq) +{ +	struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx]; +	struct fence *fence; + +	spin_lock(&ctx->ring_lock); + +	if (seq >= cring->sequence) { +		spin_unlock(&ctx->ring_lock); +		return ERR_PTR(-EINVAL); +	} + + +	if (seq + AMDGPU_CTX_MAX_CS_PENDING < cring->sequence) { +		spin_unlock(&ctx->ring_lock); +		return NULL; +	} + +	fence = fence_get(cring->fences[seq % AMDGPU_CTX_MAX_CS_PENDING]); +	spin_unlock(&ctx->ring_lock); + +	return fence; +} + +void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr) +{ +	mutex_init(&mgr->lock); +	idr_init(&mgr->ctx_handles); +} + +void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr) +{ +	struct amdgpu_ctx *ctx; +	struct idr *idp; +	uint32_t id; + +	idp = &mgr->ctx_handles; + +	idr_for_each_entry(idp, ctx, id) { +		if (kref_put(&ctx->refcount, amdgpu_ctx_do_release) != 1) +			DRM_ERROR("ctx %p is still alive\n", ctx); +	} + +	idr_destroy(&mgr->ctx_handles); +	mutex_destroy(&mgr->lock); +} diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c index ba46be361c9b..6ff6ae945794 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c @@ -55,6 +55,7 @@ static const char *amdgpu_asic_name[] = {  	"MULLINS",  	"TOPAZ",  	"TONGA", +	"FIJI",  	"CARRIZO",  	"LAST",  }; @@ -63,7 +64,7 @@ bool amdgpu_device_is_px(struct drm_device *dev)  {  	struct amdgpu_device *adev = dev->dev_private; -	if (adev->flags & AMDGPU_IS_PX) +	if (adev->flags & AMD_IS_PX)  		return true;  	return false;  } @@ -243,7 +244,8 @@ static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)  	if (adev->vram_scratch.robj == NULL) {  		r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE, -				     PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM, 0, +				     PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM, +				     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,  				     NULL, &adev->vram_scratch.robj);  		if (r) {  			return r; @@ -1160,6 +1162,7 @@ static int amdgpu_early_init(struct amdgpu_device *adev)  	switch (adev->asic_type) {  	case CHIP_TOPAZ:  	case CHIP_TONGA: +	case CHIP_FIJI:  	case CHIP_CARRIZO:  		if (adev->asic_type == CHIP_CARRIZO)  			adev->family = AMDGPU_FAMILY_CZ; @@ -1191,8 +1194,9 @@ static int amdgpu_early_init(struct amdgpu_device *adev)  		return -EINVAL;  	} -	adev->ip_block_enabled = kcalloc(adev->num_ip_blocks, sizeof(bool), GFP_KERNEL); -	if (adev->ip_block_enabled == NULL) +	adev->ip_block_status = kcalloc(adev->num_ip_blocks, +					sizeof(struct amdgpu_ip_block_status), GFP_KERNEL); +	if (adev->ip_block_status == NULL)  		return -ENOMEM;  	if (adev->ip_blocks == NULL) { @@ -1203,14 +1207,19 @@ static int amdgpu_early_init(struct amdgpu_device *adev)  	for (i = 0; i < adev->num_ip_blocks; i++) {  		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {  			DRM_ERROR("disabled ip block: %d\n", i); -			adev->ip_block_enabled[i] = false; +			adev->ip_block_status[i].valid = false;  		} else {  			if (adev->ip_blocks[i].funcs->early_init) {  				r = adev->ip_blocks[i].funcs->early_init((void *)adev); -				if (r) +				if (r == -ENOENT) +					adev->ip_block_status[i].valid = false; +				else if (r)  					return r; +				else +					adev->ip_block_status[i].valid = true; +			} else { +				adev->ip_block_status[i].valid = true;  			} -			adev->ip_block_enabled[i] = true;  		}  	} @@ -1222,11 +1231,12 @@ static int amdgpu_init(struct amdgpu_device *adev)  	int i, r;  	for (i = 0; i < adev->num_ip_blocks; i++) { -		if (!adev->ip_block_enabled[i]) +		if (!adev->ip_block_status[i].valid)  			continue;  		r = adev->ip_blocks[i].funcs->sw_init((void *)adev);  		if (r)  			return r; +		adev->ip_block_status[i].sw = true;  		/* need to do gmc hw init early so we can allocate gpu mem */  		if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {  			r = amdgpu_vram_scratch_init(adev); @@ -1238,11 +1248,12 @@ static int amdgpu_init(struct amdgpu_device *adev)  			r = amdgpu_wb_init(adev);  			if (r)  				return r; +			adev->ip_block_status[i].hw = true;  		}  	}  	for (i = 0; i < adev->num_ip_blocks; i++) { -		if (!adev->ip_block_enabled[i]) +		if (!adev->ip_block_status[i].sw)  			continue;  		/* gmc hw init is done early */  		if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) @@ -1250,6 +1261,7 @@ static int amdgpu_init(struct amdgpu_device *adev)  		r = adev->ip_blocks[i].funcs->hw_init((void *)adev);  		if (r)  			return r; +		adev->ip_block_status[i].hw = true;  	}  	return 0; @@ -1260,7 +1272,7 @@ static int amdgpu_late_init(struct amdgpu_device *adev)  	int i = 0, r;  	for (i = 0; i < adev->num_ip_blocks; i++) { -		if (!adev->ip_block_enabled[i]) +		if (!adev->ip_block_status[i].valid)  			continue;  		/* enable clockgating to save power */  		r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev, @@ -1282,7 +1294,7 @@ static int amdgpu_fini(struct amdgpu_device *adev)  	int i, r;  	for (i = adev->num_ip_blocks - 1; i >= 0; i--) { -		if (!adev->ip_block_enabled[i]) +		if (!adev->ip_block_status[i].hw)  			continue;  		if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {  			amdgpu_wb_fini(adev); @@ -1295,14 +1307,16 @@ static int amdgpu_fini(struct amdgpu_device *adev)  			return r;  		r = adev->ip_blocks[i].funcs->hw_fini((void *)adev);  		/* XXX handle errors */ +		adev->ip_block_status[i].hw = false;  	}  	for (i = adev->num_ip_blocks - 1; i >= 0; i--) { -		if (!adev->ip_block_enabled[i]) +		if (!adev->ip_block_status[i].sw)  			continue;  		r = adev->ip_blocks[i].funcs->sw_fini((void *)adev);  		/* XXX handle errors */ -		adev->ip_block_enabled[i] = false; +		adev->ip_block_status[i].sw = false; +		adev->ip_block_status[i].valid = false;  	}  	return 0; @@ -1313,7 +1327,7 @@ static int amdgpu_suspend(struct amdgpu_device *adev)  	int i, r;  	for (i = adev->num_ip_blocks - 1; i >= 0; i--) { -		if (!adev->ip_block_enabled[i]) +		if (!adev->ip_block_status[i].valid)  			continue;  		/* ungate blocks so that suspend can properly shut them down */  		r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev, @@ -1331,7 +1345,7 @@ static int amdgpu_resume(struct amdgpu_device *adev)  	int i, r;  	for (i = 0; i < adev->num_ip_blocks; i++) { -		if (!adev->ip_block_enabled[i]) +		if (!adev->ip_block_status[i].valid)  			continue;  		r = adev->ip_blocks[i].funcs->resume(adev);  		if (r) @@ -1366,7 +1380,7 @@ int amdgpu_device_init(struct amdgpu_device *adev,  	adev->ddev = ddev;  	adev->pdev = pdev;  	adev->flags = flags; -	adev->asic_type = flags & AMDGPU_ASIC_MASK; +	adev->asic_type = flags & AMD_ASIC_MASK;  	adev->is_atom_bios = false;  	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;  	adev->mc.gtt_size = 512 * 1024 * 1024; @@ -1512,6 +1526,11 @@ int amdgpu_device_init(struct amdgpu_device *adev,  		return r;  	} +	r = amdgpu_ctx_init(adev, true, &adev->kernel_ctx); +	if (r) { +		dev_err(adev->dev, "failed to create kernel context (%d).\n", r); +		return r; +	}  	r = amdgpu_ib_ring_tests(adev);  	if (r)  		DRM_ERROR("ib ring test failed (%d).\n", r); @@ -1573,12 +1592,13 @@ void amdgpu_device_fini(struct amdgpu_device *adev)  	adev->shutdown = true;  	/* evict vram memory */  	amdgpu_bo_evict_vram(adev); +	amdgpu_ctx_fini(&adev->kernel_ctx);  	amdgpu_ib_pool_fini(adev);  	amdgpu_fence_driver_fini(adev);  	amdgpu_fbdev_fini(adev);  	r = amdgpu_fini(adev); -	kfree(adev->ip_block_enabled); -	adev->ip_block_enabled = NULL; +	kfree(adev->ip_block_status); +	adev->ip_block_status = NULL;  	adev->accel_working = false;  	/* free i2c buses */  	amdgpu_i2c_fini(adev); @@ -1616,8 +1636,7 @@ int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)  	struct amdgpu_device *adev;  	struct drm_crtc *crtc;  	struct drm_connector *connector; -	int i, r; -	bool force_completion = false; +	int r;  	if (dev == NULL || dev->dev_private == NULL) {  		return -ENODEV; @@ -1656,21 +1675,7 @@ int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)  	/* evict vram memory */  	amdgpu_bo_evict_vram(adev); -	/* wait for gpu to finish processing current batch */ -	for (i = 0; i < AMDGPU_MAX_RINGS; i++) { -		struct amdgpu_ring *ring = adev->rings[i]; -		if (!ring) -			continue; - -		r = amdgpu_fence_wait_empty(ring); -		if (r) { -			/* delay GPU reset to resume */ -			force_completion = true; -		} -	} -	if (force_completion) { -		amdgpu_fence_driver_force_completion(adev); -	} +	amdgpu_fence_driver_suspend(adev);  	r = amdgpu_suspend(adev); @@ -1728,6 +1733,8 @@ int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon)  	r = amdgpu_resume(adev); +	amdgpu_fence_driver_resume(adev); +  	r = amdgpu_ib_ring_tests(adev);  	if (r)  		DRM_ERROR("ib ring test failed (%d).\n", r); diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_display.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_display.c index b16b9256883e..e3d70772b531 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_display.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_display.c @@ -35,6 +35,36 @@  #include <drm/drm_crtc_helper.h>  #include <drm/drm_edid.h> +static void amdgpu_flip_wait_fence(struct amdgpu_device *adev, +				   struct fence **f) +{ +	struct amdgpu_fence *fence; +	long r; + +	if (*f == NULL) +		return; + +	fence = to_amdgpu_fence(*f); +	if (fence) { +		r = fence_wait(&fence->base, false); +		if (r == -EDEADLK) { +			up_read(&adev->exclusive_lock); +			r = amdgpu_gpu_reset(adev); +			down_read(&adev->exclusive_lock); +		} +	} else +		r = fence_wait(*f, false); + +	if (r) +		DRM_ERROR("failed to wait on page flip fence (%ld)!\n", r); + +	/* We continue with the page flip even if we failed to wait on +	 * the fence, otherwise the DRM core and userspace will be +	 * confused about which BO the CRTC is scanning out +	 */ +	fence_put(*f); +	*f = NULL; +}  static void amdgpu_flip_work_func(struct work_struct *__work)  { @@ -44,34 +74,13 @@ static void amdgpu_flip_work_func(struct work_struct *__work)  	struct amdgpu_crtc *amdgpuCrtc = adev->mode_info.crtcs[work->crtc_id];  	struct drm_crtc *crtc = &amdgpuCrtc->base; -	struct amdgpu_fence *fence;  	unsigned long flags; -	int r; +	unsigned i;  	down_read(&adev->exclusive_lock); -	if (work->fence) { -		fence = to_amdgpu_fence(work->fence); -		if (fence) { -			r = amdgpu_fence_wait(fence, false); -			if (r == -EDEADLK) { -				up_read(&adev->exclusive_lock); -				r = amdgpu_gpu_reset(adev); -				down_read(&adev->exclusive_lock); -			} -		} else -			r = fence_wait(work->fence, false); - -		if (r) -			DRM_ERROR("failed to wait on page flip fence (%d)!\n", r); - -		/* We continue with the page flip even if we failed to wait on -		 * the fence, otherwise the DRM core and userspace will be -		 * confused about which BO the CRTC is scanning out -		 */ - -		fence_put(work->fence); -		work->fence = NULL; -	} +	amdgpu_flip_wait_fence(adev, &work->excl); +	for (i = 0; i < work->shared_count; ++i) +		amdgpu_flip_wait_fence(adev, &work->shared[i]);  	/* We borrow the event spin lock for protecting flip_status */  	spin_lock_irqsave(&crtc->dev->event_lock, flags); @@ -108,6 +117,7 @@ static void amdgpu_unpin_work_func(struct work_struct *__work)  		DRM_ERROR("failed to reserve buffer after flip\n");  	drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base); +	kfree(work->shared);  	kfree(work);  } @@ -127,7 +137,7 @@ int amdgpu_crtc_page_flip(struct drm_crtc *crtc,  	unsigned long flags;  	u64 tiling_flags;  	u64 base; -	int r; +	int i, r;  	work = kzalloc(sizeof *work, GFP_KERNEL);  	if (work == NULL) @@ -167,7 +177,19 @@ int amdgpu_crtc_page_flip(struct drm_crtc *crtc,  		goto cleanup;  	} -	work->fence = fence_get(reservation_object_get_excl(new_rbo->tbo.resv)); +	r = reservation_object_get_fences_rcu(new_rbo->tbo.resv, &work->excl, +					      &work->shared_count, +					      &work->shared); +	if (unlikely(r != 0)) { +		amdgpu_bo_unreserve(new_rbo); +		DRM_ERROR("failed to get fences for buffer\n"); +		goto cleanup; +	} + +	fence_get(work->excl); +	for (i = 0; i < work->shared_count; ++i) +		fence_get(work->shared[i]); +  	amdgpu_bo_get_tiling_flags(new_rbo, &tiling_flags);  	amdgpu_bo_unreserve(new_rbo); @@ -212,7 +234,10 @@ pflip_cleanup:  cleanup:  	drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base); -	fence_put(work->fence); +	fence_put(work->excl); +	for (i = 0; i < work->shared_count; ++i) +		fence_put(work->shared[i]); +	kfree(work->shared);  	kfree(work);  	return r; diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c index 56da962231fc..0fcc0bd1622c 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c @@ -44,12 +44,15 @@  #include "amdgpu.h"  #include "amdgpu_irq.h" +#include "amdgpu_amdkfd.h" +  /*   * KMS wrapper.   * - 3.0.0 - initial driver + * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)   */  #define KMS_DRIVER_MAJOR	3 -#define KMS_DRIVER_MINOR	0 +#define KMS_DRIVER_MINOR	1  #define KMS_DRIVER_PATCHLEVEL	0  int amdgpu_vram_limit = 0; @@ -61,7 +64,7 @@ int amdgpu_disp_priority = 0;  int amdgpu_hw_i2c = 0;  int amdgpu_pcie_gen2 = -1;  int amdgpu_msi = -1; -int amdgpu_lockup_timeout = 10000; +int amdgpu_lockup_timeout = 0;  int amdgpu_dpm = -1;  int amdgpu_smc_load_fw = 1;  int amdgpu_aspm = -1; @@ -73,6 +76,9 @@ int amdgpu_deep_color = 0;  int amdgpu_vm_size = 8;  int amdgpu_vm_block_size = -1;  int amdgpu_exp_hw_support = 0; +int amdgpu_enable_scheduler = 0; +int amdgpu_sched_jobs = 16; +int amdgpu_sched_hw_submission = 2;  MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");  module_param_named(vramlimit, amdgpu_vram_limit, int, 0600); @@ -101,7 +107,7 @@ module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);  MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");  module_param_named(msi, amdgpu_msi, int, 0444); -MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (defaul 10000 = 10 seconds, 0 = disable)"); +MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");  module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);  MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)"); @@ -137,36 +143,45 @@ module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);  MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");  module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444); +MODULE_PARM_DESC(enable_scheduler, "enable SW GPU scheduler (1 = enable, 0 = disable ((default))"); +module_param_named(enable_scheduler, amdgpu_enable_scheduler, int, 0444); + +MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 16)"); +module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444); + +MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)"); +module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444); +  static struct pci_device_id pciidlist[] = {  #ifdef CONFIG_DRM_AMDGPU_CIK  	/* Kaveri */ -	{0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU}, -	{0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU}, -	{0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU}, -	{0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU}, -	{0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU}, -	{0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU}, -	{0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU}, -	{0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU}, -	{0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU}, -	{0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU}, -	{0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU}, -	{0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMDGPU_IS_APU}, +	{0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, +	{0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, +	{0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, +	{0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, +	{0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, +	{0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, +	{0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, +	{0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, +	{0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, +	{0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, +	{0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, +	{0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},  	/* Bonaire */ -	{0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMDGPU_IS_MOBILITY}, -	{0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMDGPU_IS_MOBILITY}, -	{0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMDGPU_IS_MOBILITY}, -	{0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMDGPU_IS_MOBILITY}, +	{0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY}, +	{0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY}, +	{0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY}, +	{0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},  	{0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},  	{0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},  	{0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, @@ -188,39 +203,39 @@ static struct pci_device_id pciidlist[] = {  	{0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},  	{0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},  	/* Kabini */ -	{0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU}, -	{0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU}, -	{0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU}, -	{0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU}, -	{0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU}, -	{0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU}, -	{0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU}, -	{0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU}, -	{0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMDGPU_IS_APU}, +	{0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, +	{0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, +	{0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, +	{0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, +	{0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, +	{0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, +	{0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, +	{0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, +	{0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},  	/* mullins */ -	{0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, -	{0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMDGPU_IS_MOBILITY|AMDGPU_IS_APU}, +	{0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, +	{0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},  #endif  	/* topaz */  	{0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ}, @@ -238,12 +253,14 @@ static struct pci_device_id pciidlist[] = {  	{0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},  	{0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},  	{0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, +	/* fiji */ +	{0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},  	/* carrizo */ -	{0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMDGPU_IS_APU}, -	{0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMDGPU_IS_APU}, -	{0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMDGPU_IS_APU}, -	{0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMDGPU_IS_APU}, -	{0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMDGPU_IS_APU}, +	{0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, +	{0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, +	{0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, +	{0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, +	{0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},  	{0, 0, 0}  }; @@ -279,7 +296,7 @@ static int amdgpu_pci_probe(struct pci_dev *pdev,  	unsigned long flags = ent->driver_data;  	int ret; -	if ((flags & AMDGPU_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) { +	if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {  		DRM_INFO("This hardware requires experimental hardware support.\n"  			 "See modparam exp_hw_support\n");  		return -ENODEV; @@ -527,12 +544,15 @@ static int __init amdgpu_init(void)  	driver->num_ioctls = amdgpu_max_kms_ioctl;  	amdgpu_register_atpx_handler(); +	amdgpu_amdkfd_init(); +  	/* let modprobe override vga console setting */  	return drm_pci_init(driver, pdriver);  }  static void __exit amdgpu_exit(void)  { +	amdgpu_amdkfd_fini();  	drm_pci_exit(driver, pdriver);  	amdgpu_unregister_atpx_handler();  } diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.h b/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.h index cceeb33c447a..e3a4f7048042 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.h +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.h @@ -31,7 +31,7 @@  #include <linux/firmware.h>  #include <linux/platform_device.h> -#include "amdgpu_family.h" +#include "amd_shared.h"  /* General customization:   */ diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_family.h b/drivers/gpu/drm/amd/amdgpu/amdgpu_family.h deleted file mode 100644 index 0698764354a2..000000000000 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_family.h +++ /dev/null @@ -1,62 +0,0 @@ -/* - * Copyright 2008 Advanced Micro Devices, Inc. - * Copyright 2008 Red Hat Inc. - * Copyright 2009 Jerome Glisse. - * - * Permission is hereby granted, free of charge, to any person obtaining a - * copy of this software and associated documentation files (the "Software"), - * to deal in the Software without restriction, including without limitation - * the rights to use, copy, modify, merge, publish, distribute, sublicense, - * and/or sell copies of the Software, and to permit persons to whom the - * Software is furnished to do so, subject to the following conditions: - * - * The above copyright notice and this permission notice shall be included in - * all copies or substantial portions of the Software. - * - * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR - * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, - * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL - * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR - * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, - * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR - * OTHER DEALINGS IN THE SOFTWARE. - * - * Authors: Dave Airlie - *          Alex Deucher - *          Jerome Glisse - */ - -/* this file defines the CHIP_  and family flags used in the pciids, - * its is common between kms and non-kms because duplicating it and - * changing one place is fail. - */ -#ifndef AMDGPU_FAMILY_H -#define AMDGPU_FAMILY_H -/* - * Supported ASIC types - */ -enum amdgpu_asic_type { -	CHIP_BONAIRE = 0, -	CHIP_KAVERI, -	CHIP_KABINI, -	CHIP_HAWAII, -	CHIP_MULLINS, -	CHIP_TOPAZ, -	CHIP_TONGA, -	CHIP_CARRIZO, -	CHIP_LAST, -}; - -/* - * Chip flags - */ -enum amdgpu_chip_flags { -	AMDGPU_ASIC_MASK = 0x0000ffffUL, -	AMDGPU_FLAGS_MASK  = 0xffff0000UL, -	AMDGPU_IS_MOBILITY = 0x00010000UL, -	AMDGPU_IS_APU      = 0x00020000UL, -	AMDGPU_IS_PX       = 0x00040000UL, -	AMDGPU_EXP_HW_SUPPORT = 0x00080000UL, -}; - -#endif diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_fb.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_fb.c index c1645d21f8e2..8a122b1b7786 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_fb.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_fb.c @@ -53,9 +53,9 @@ static struct fb_ops amdgpufb_ops = {  	.owner = THIS_MODULE,  	.fb_check_var = drm_fb_helper_check_var,  	.fb_set_par = drm_fb_helper_set_par, -	.fb_fillrect = cfb_fillrect, -	.fb_copyarea = cfb_copyarea, -	.fb_imageblit = cfb_imageblit, +	.fb_fillrect = drm_fb_helper_cfb_fillrect, +	.fb_copyarea = drm_fb_helper_cfb_copyarea, +	.fb_imageblit = drm_fb_helper_cfb_imageblit,  	.fb_pan_display = drm_fb_helper_pan_display,  	.fb_blank = drm_fb_helper_blank,  	.fb_setcmap = drm_fb_helper_setcmap, @@ -126,8 +126,8 @@ static int amdgpufb_create_pinned_object(struct amdgpu_fbdev *rfbdev,  	aligned_size = ALIGN(size, PAGE_SIZE);  	ret = amdgpu_gem_object_create(adev, aligned_size, 0,  				       AMDGPU_GEM_DOMAIN_VRAM, -				       0, true, -				       &gobj); +				       AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +				       true, &gobj);  	if (ret) {  		printk(KERN_ERR "failed to allocate framebuffer (%d)\n",  		       aligned_size); @@ -179,7 +179,6 @@ static int amdgpufb_create(struct drm_fb_helper *helper,  	struct drm_mode_fb_cmd2 mode_cmd;  	struct drm_gem_object *gobj = NULL;  	struct amdgpu_bo *rbo = NULL; -	struct device *device = &adev->pdev->dev;  	int ret;  	unsigned long tmp; @@ -201,9 +200,9 @@ static int amdgpufb_create(struct drm_fb_helper *helper,  	rbo = gem_to_amdgpu_bo(gobj);  	/* okay we have an object now allocate the framebuffer */ -	info = framebuffer_alloc(0, device); -	if (info == NULL) { -		ret = -ENOMEM; +	info = drm_fb_helper_alloc_fbi(helper); +	if (IS_ERR(info)) { +		ret = PTR_ERR(info);  		goto out_unref;  	} @@ -212,14 +211,13 @@ static int amdgpufb_create(struct drm_fb_helper *helper,  	ret = amdgpu_framebuffer_init(adev->ddev, &rfbdev->rfb, &mode_cmd, gobj);  	if (ret) {  		DRM_ERROR("failed to initialize framebuffer %d\n", ret); -		goto out_unref; +		goto out_destroy_fbi;  	}  	fb = &rfbdev->rfb.base;  	/* setup helper */  	rfbdev->helper.fb = fb; -	rfbdev->helper.fbdev = info;  	memset_io(rbo->kptr, 0x0, amdgpu_bo_size(rbo)); @@ -239,11 +237,6 @@ static int amdgpufb_create(struct drm_fb_helper *helper,  	drm_fb_helper_fill_var(info, &rfbdev->helper, sizes->fb_width, sizes->fb_height);  	/* setup aperture base/size for vesafb takeover */ -	info->apertures = alloc_apertures(1); -	if (!info->apertures) { -		ret = -ENOMEM; -		goto out_unref; -	}  	info->apertures->ranges[0].base = adev->ddev->mode_config.fb_base;  	info->apertures->ranges[0].size = adev->mc.aper_size; @@ -251,13 +244,7 @@ static int amdgpufb_create(struct drm_fb_helper *helper,  	if (info->screen_base == NULL) {  		ret = -ENOSPC; -		goto out_unref; -	} - -	ret = fb_alloc_cmap(&info->cmap, 256, 0); -	if (ret) { -		ret = -ENOMEM; -		goto out_unref; +		goto out_destroy_fbi;  	}  	DRM_INFO("fb mappable at 0x%lX\n",  info->fix.smem_start); @@ -269,6 +256,8 @@ static int amdgpufb_create(struct drm_fb_helper *helper,  	vga_switcheroo_client_fb_set(adev->ddev->pdev, info);  	return 0; +out_destroy_fbi: +	drm_fb_helper_release_fbi(helper);  out_unref:  	if (rbo) { @@ -290,17 +279,10 @@ void amdgpu_fb_output_poll_changed(struct amdgpu_device *adev)  static int amdgpu_fbdev_destroy(struct drm_device *dev, struct amdgpu_fbdev *rfbdev)  { -	struct fb_info *info;  	struct amdgpu_framebuffer *rfb = &rfbdev->rfb; -	if (rfbdev->helper.fbdev) { -		info = rfbdev->helper.fbdev; - -		unregister_framebuffer(info); -		if (info->cmap.len) -			fb_dealloc_cmap(&info->cmap); -		framebuffer_release(info); -	} +	drm_fb_helper_unregister_fbi(&rfbdev->helper); +	drm_fb_helper_release_fbi(&rfbdev->helper);  	if (rfb->obj) {  		amdgpufb_destroy_pinned_object(rfb->obj); @@ -395,7 +377,8 @@ void amdgpu_fbdev_fini(struct amdgpu_device *adev)  void amdgpu_fbdev_set_suspend(struct amdgpu_device *adev, int state)  {  	if (adev->mode_info.rfbdev) -		fb_set_suspend(adev->mode_info.rfbdev->helper.fbdev, state); +		drm_fb_helper_set_suspend(&adev->mode_info.rfbdev->helper, +			state);  }  int amdgpu_fbdev_total_size(struct amdgpu_device *adev) diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c index a7189a1fa6a1..1be2bd6d07ea 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_fence.c @@ -126,7 +126,8 @@ int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,  	(*fence)->ring = ring;  	(*fence)->owner = owner;  	fence_init(&(*fence)->base, &amdgpu_fence_ops, -		&adev->fence_queue.lock, adev->fence_context + ring->idx, +		&ring->fence_drv.fence_queue.lock, +		adev->fence_context + ring->idx,  		(*fence)->seq);  	amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,  			       (*fence)->seq, @@ -136,38 +137,6 @@ int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,  }  /** - * amdgpu_fence_recreate - recreate a fence from an user fence - * - * @ring: ring the fence is associated with - * @owner: creator of the fence - * @seq: user fence sequence number - * @fence: resulting amdgpu fence object - * - * Recreates a fence command from the user fence sequence number (all asics). - * Returns 0 on success, -ENOMEM on failure. - */ -int amdgpu_fence_recreate(struct amdgpu_ring *ring, void *owner, -			  uint64_t seq, struct amdgpu_fence **fence) -{ -	struct amdgpu_device *adev = ring->adev; - -	if (seq > ring->fence_drv.sync_seq[ring->idx]) -		return -EINVAL; - -	*fence = kmalloc(sizeof(struct amdgpu_fence), GFP_KERNEL); -	if ((*fence) == NULL) -		return -ENOMEM; - -	(*fence)->seq = seq; -	(*fence)->ring = ring; -	(*fence)->owner = owner; -	fence_init(&(*fence)->base, &amdgpu_fence_ops, -		&adev->fence_queue.lock, adev->fence_context + ring->idx, -		(*fence)->seq); -	return 0; -} - -/**   * amdgpu_fence_check_signaled - callback from fence_queue   *   * this function is called with fence_queue lock held, which is also used @@ -196,9 +165,7 @@ static int amdgpu_fence_check_signaled(wait_queue_t *wait, unsigned mode, int fl  		else  			FENCE_TRACE(&fence->base, "was already signaled\n"); -		amdgpu_irq_put(adev, fence->ring->fence_drv.irq_src, -				fence->ring->fence_drv.irq_type); -		__remove_wait_queue(&adev->fence_queue, &fence->fence_wake); +		__remove_wait_queue(&fence->ring->fence_drv.fence_queue, &fence->fence_wake);  		fence_put(&fence->base);  	} else  		FENCE_TRACE(&fence->base, "pending\n"); @@ -299,14 +266,9 @@ static void amdgpu_fence_check_lockup(struct work_struct *work)  		return;  	} -	if (fence_drv->delayed_irq && ring->adev->ddev->irq_enabled) { -		fence_drv->delayed_irq = false; -		amdgpu_irq_update(ring->adev, fence_drv->irq_src, -				fence_drv->irq_type); +	if (amdgpu_fence_activity(ring)) { +		wake_up_all(&ring->fence_drv.fence_queue);  	} - -	if (amdgpu_fence_activity(ring)) -		wake_up_all(&ring->adev->fence_queue);  	else if (amdgpu_ring_is_lockup(ring)) {  		/* good news we believe it's a lockup */  		dev_warn(ring->adev->dev, "GPU lockup (current fence id " @@ -316,7 +278,7 @@ static void amdgpu_fence_check_lockup(struct work_struct *work)  		/* remember that we need an reset */  		ring->adev->needs_reset = true; -		wake_up_all(&ring->adev->fence_queue); +		wake_up_all(&ring->fence_drv.fence_queue);  	}  	up_read(&ring->adev->exclusive_lock);  } @@ -332,62 +294,8 @@ static void amdgpu_fence_check_lockup(struct work_struct *work)   */  void amdgpu_fence_process(struct amdgpu_ring *ring)  { -	uint64_t seq, last_seq, last_emitted; -	unsigned count_loop = 0; -	bool wake = false; - -	/* Note there is a scenario here for an infinite loop but it's -	 * very unlikely to happen. For it to happen, the current polling -	 * process need to be interrupted by another process and another -	 * process needs to update the last_seq btw the atomic read and -	 * xchg of the current process. -	 * -	 * More over for this to go in infinite loop there need to be -	 * continuously new fence signaled ie amdgpu_fence_read needs -	 * to return a different value each time for both the currently -	 * polling process and the other process that xchg the last_seq -	 * btw atomic read and xchg of the current process. And the -	 * value the other process set as last seq must be higher than -	 * the seq value we just read. Which means that current process -	 * need to be interrupted after amdgpu_fence_read and before -	 * atomic xchg. -	 * -	 * To be even more safe we count the number of time we loop and -	 * we bail after 10 loop just accepting the fact that we might -	 * have temporarly set the last_seq not to the true real last -	 * seq but to an older one. -	 */ -	last_seq = atomic64_read(&ring->fence_drv.last_seq); -	do { -		last_emitted = ring->fence_drv.sync_seq[ring->idx]; -		seq = amdgpu_fence_read(ring); -		seq |= last_seq & 0xffffffff00000000LL; -		if (seq < last_seq) { -			seq &= 0xffffffff; -			seq |= last_emitted & 0xffffffff00000000LL; -		} - -		if (seq <= last_seq || seq > last_emitted) { -			break; -		} -		/* If we loop over we don't want to return without -		 * checking if a fence is signaled as it means that the -		 * seq we just read is different from the previous on. -		 */ -		wake = true; -		last_seq = seq; -		if ((count_loop++) > 10) { -			/* We looped over too many time leave with the -			 * fact that we might have set an older fence -			 * seq then the current real last seq as signaled -			 * by the hw. -			 */ -			break; -		} -	} while (atomic64_xchg(&ring->fence_drv.last_seq, seq) > seq); - -	if (wake) -		wake_up_all(&ring->adev->fence_queue); +	if (amdgpu_fence_activity(ring)) +		wake_up_all(&ring->fence_drv.fence_queue);  }  /** @@ -447,284 +355,49 @@ static bool amdgpu_fence_enable_signaling(struct fence *f)  {  	struct amdgpu_fence *fence = to_amdgpu_fence(f);  	struct amdgpu_ring *ring = fence->ring; -	struct amdgpu_device *adev = ring->adev;  	if (atomic64_read(&ring->fence_drv.last_seq) >= fence->seq)  		return false; -	if (down_read_trylock(&adev->exclusive_lock)) { -		amdgpu_irq_get(adev, ring->fence_drv.irq_src, -			ring->fence_drv.irq_type); -		if (amdgpu_fence_activity(ring)) -			wake_up_all_locked(&adev->fence_queue); - -		/* did fence get signaled after we enabled the sw irq? */ -		if (atomic64_read(&ring->fence_drv.last_seq) >= fence->seq) { -			amdgpu_irq_put(adev, ring->fence_drv.irq_src, -				ring->fence_drv.irq_type); -			up_read(&adev->exclusive_lock); -			return false; -		} - -		up_read(&adev->exclusive_lock); -	} else { -		/* we're probably in a lockup, lets not fiddle too much */ -		if (amdgpu_irq_get_delayed(adev, ring->fence_drv.irq_src, -			ring->fence_drv.irq_type)) -			ring->fence_drv.delayed_irq = true; -		amdgpu_fence_schedule_check(ring); -	} -  	fence->fence_wake.flags = 0;  	fence->fence_wake.private = NULL;  	fence->fence_wake.func = amdgpu_fence_check_signaled; -	__add_wait_queue(&adev->fence_queue, &fence->fence_wake); +	__add_wait_queue(&ring->fence_drv.fence_queue, &fence->fence_wake);  	fence_get(f);  	FENCE_TRACE(&fence->base, "armed on ring %i!\n", ring->idx);  	return true;  } -/** - * amdgpu_fence_signaled - check if a fence has signaled - * - * @fence: amdgpu fence object - * - * Check if the requested fence has signaled (all asics). - * Returns true if the fence has signaled or false if it has not. - */ -bool amdgpu_fence_signaled(struct amdgpu_fence *fence) -{ -	if (!fence) -		return true; - -	if (amdgpu_fence_seq_signaled(fence->ring, fence->seq)) { -		if (!fence_signal(&fence->base)) -			FENCE_TRACE(&fence->base, "signaled from amdgpu_fence_signaled\n"); -		return true; -	} - -	return false; -} - -/** - * amdgpu_fence_any_seq_signaled - check if any sequence number is signaled - * - * @adev: amdgpu device pointer - * @seq: sequence numbers - * - * Check if the last signaled fence sequnce number is >= the requested - * sequence number (all asics). - * Returns true if any has signaled (current value is >= requested value) - * or false if it has not. Helper function for amdgpu_fence_wait_seq. - */ -static bool amdgpu_fence_any_seq_signaled(struct amdgpu_device *adev, u64 *seq) -{ -	unsigned i; - -	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { -		if (!adev->rings[i] || !seq[i]) -			continue; - -		if (amdgpu_fence_seq_signaled(adev->rings[i], seq[i])) -			return true; -	} - -	return false; -} - -/** - * amdgpu_fence_wait_seq_timeout - wait for a specific sequence numbers - * - * @adev: amdgpu device pointer - * @target_seq: sequence number(s) we want to wait for - * @intr: use interruptable sleep - * @timeout: maximum time to wait, or MAX_SCHEDULE_TIMEOUT for infinite wait - * - * Wait for the requested sequence number(s) to be written by any ring - * (all asics).  Sequnce number array is indexed by ring id. - * @intr selects whether to use interruptable (true) or non-interruptable - * (false) sleep when waiting for the sequence number.  Helper function - * for amdgpu_fence_wait_*(). - * Returns remaining time if the sequence number has passed, 0 when - * the wait timeout, or an error for all other cases. - * -EDEADLK is returned when a GPU lockup has been detected. - */ -static long amdgpu_fence_wait_seq_timeout(struct amdgpu_device *adev, -					  u64 *target_seq, bool intr, -					  long timeout) -{ -	uint64_t last_seq[AMDGPU_MAX_RINGS]; -	bool signaled; -	int i; -	long r; - -	if (timeout == 0) { -		return amdgpu_fence_any_seq_signaled(adev, target_seq); -	} - -	while (!amdgpu_fence_any_seq_signaled(adev, target_seq)) { - -		/* Save current sequence values, used to check for GPU lockups */ -		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { -			struct amdgpu_ring *ring = adev->rings[i]; - -			if (!ring || !target_seq[i]) -				continue; - -			last_seq[i] = atomic64_read(&ring->fence_drv.last_seq); -			trace_amdgpu_fence_wait_begin(adev->ddev, i, target_seq[i]); -			amdgpu_irq_get(adev, ring->fence_drv.irq_src, -				       ring->fence_drv.irq_type); -		} - -		if (intr) { -			r = wait_event_interruptible_timeout(adev->fence_queue, ( -				(signaled = amdgpu_fence_any_seq_signaled(adev, target_seq)) -				 || adev->needs_reset), AMDGPU_FENCE_JIFFIES_TIMEOUT); -		} else { -			r = wait_event_timeout(adev->fence_queue, ( -				(signaled = amdgpu_fence_any_seq_signaled(adev, target_seq)) -				 || adev->needs_reset), AMDGPU_FENCE_JIFFIES_TIMEOUT); -		} - -		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { -			struct amdgpu_ring *ring = adev->rings[i]; - -			if (!ring || !target_seq[i]) -				continue; - -			amdgpu_irq_put(adev, ring->fence_drv.irq_src, -				       ring->fence_drv.irq_type); -			trace_amdgpu_fence_wait_end(adev->ddev, i, target_seq[i]); -		} - -		if (unlikely(r < 0)) -			return r; - -		if (unlikely(!signaled)) { - -			if (adev->needs_reset) -				return -EDEADLK; - -			/* we were interrupted for some reason and fence -			 * isn't signaled yet, resume waiting */ -			if (r) -				continue; - -			for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { -				struct amdgpu_ring *ring = adev->rings[i]; - -				if (!ring || !target_seq[i]) -					continue; - -				if (last_seq[i] != atomic64_read(&ring->fence_drv.last_seq)) -					break; -			} - -			if (i != AMDGPU_MAX_RINGS) -				continue; - -			for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { -				if (!adev->rings[i] || !target_seq[i]) -					continue; - -				if (amdgpu_ring_is_lockup(adev->rings[i])) -					break; -			} - -			if (i < AMDGPU_MAX_RINGS) { -				/* good news we believe it's a lockup */ -				dev_warn(adev->dev, "GPU lockup (waiting for " -					 "0x%016llx last fence id 0x%016llx on" -					 " ring %d)\n", -					 target_seq[i], last_seq[i], i); - -				/* remember that we need an reset */ -				adev->needs_reset = true; -				wake_up_all(&adev->fence_queue); -				return -EDEADLK; -			} - -			if (timeout < MAX_SCHEDULE_TIMEOUT) { -				timeout -= AMDGPU_FENCE_JIFFIES_TIMEOUT; -				if (timeout <= 0) { -					return 0; -				} -			} -		} -	} -	return timeout; -} - -/** - * amdgpu_fence_wait - wait for a fence to signal - * - * @fence: amdgpu fence object - * @intr: use interruptable sleep - * - * Wait for the requested fence to signal (all asics). - * @intr selects whether to use interruptable (true) or non-interruptable - * (false) sleep when waiting for the fence. - * Returns 0 if the fence has passed, error for all other cases. - */ -int amdgpu_fence_wait(struct amdgpu_fence *fence, bool intr) -{ -	uint64_t seq[AMDGPU_MAX_RINGS] = {}; -	long r; - -	seq[fence->ring->idx] = fence->seq; -	r = amdgpu_fence_wait_seq_timeout(fence->ring->adev, seq, intr, MAX_SCHEDULE_TIMEOUT); -	if (r < 0) { -		return r; -	} - -	r = fence_signal(&fence->base); -	if (!r) -		FENCE_TRACE(&fence->base, "signaled from fence_wait\n"); -	return 0; -} - -/** - * amdgpu_fence_wait_any - wait for a fence to signal on any ring - * - * @adev: amdgpu device pointer - * @fences: amdgpu fence object(s) - * @intr: use interruptable sleep +/* + * amdgpu_ring_wait_seq_timeout - wait for seq of the specific ring to signal + * @ring: ring to wait on for the seq number + * @seq: seq number wait for   * - * Wait for any requested fence to signal (all asics).  Fence - * array is indexed by ring id.  @intr selects whether to use - * interruptable (true) or non-interruptable (false) sleep when - * waiting for the fences. Used by the suballocator. - * Returns 0 if any fence has passed, error for all other cases. + * return value: + * 0: seq signaled, and gpu not hang + * -EDEADL: GPU hang detected + * -EINVAL: some paramter is not valid   */ -int amdgpu_fence_wait_any(struct amdgpu_device *adev, -			  struct amdgpu_fence **fences, -			  bool intr) +static int amdgpu_fence_ring_wait_seq(struct amdgpu_ring *ring, uint64_t seq)  { -	uint64_t seq[AMDGPU_MAX_RINGS]; -	unsigned i, num_rings = 0; -	long r; - -	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { -		seq[i] = 0; +	struct amdgpu_device *adev = ring->adev; +	bool signaled = false; -		if (!fences[i]) { -			continue; -		} +	BUG_ON(!ring); +	if (seq > ring->fence_drv.sync_seq[ring->idx]) +		return -EINVAL; -		seq[i] = fences[i]->seq; -		++num_rings; -	} +	if (atomic64_read(&ring->fence_drv.last_seq) >= seq) +		return 0; -	/* nothing to wait for ? */ -	if (num_rings == 0) -		return -ENOENT; +	wait_event(ring->fence_drv.fence_queue, ( +		   (signaled = amdgpu_fence_seq_signaled(ring, seq)) +		   || adev->needs_reset)); -	r = amdgpu_fence_wait_seq_timeout(adev, seq, intr, MAX_SCHEDULE_TIMEOUT); -	if (r < 0) { -		return r; -	} -	return 0; +	if (signaled) +		return 0; +	else +		return -EDEADLK;  }  /** @@ -739,19 +412,12 @@ int amdgpu_fence_wait_any(struct amdgpu_device *adev,   */  int amdgpu_fence_wait_next(struct amdgpu_ring *ring)  { -	uint64_t seq[AMDGPU_MAX_RINGS] = {}; -	long r; +	uint64_t seq = atomic64_read(&ring->fence_drv.last_seq) + 1ULL; -	seq[ring->idx] = atomic64_read(&ring->fence_drv.last_seq) + 1ULL; -	if (seq[ring->idx] >= ring->fence_drv.sync_seq[ring->idx]) { -		/* nothing to wait for, last_seq is -		   already the last emited fence */ +	if (seq >= ring->fence_drv.sync_seq[ring->idx])  		return -ENOENT; -	} -	r = amdgpu_fence_wait_seq_timeout(ring->adev, seq, false, MAX_SCHEDULE_TIMEOUT); -	if (r < 0) -		return r; -	return 0; + +	return amdgpu_fence_ring_wait_seq(ring, seq);  }  /** @@ -766,23 +432,12 @@ int amdgpu_fence_wait_next(struct amdgpu_ring *ring)   */  int amdgpu_fence_wait_empty(struct amdgpu_ring *ring)  { -	struct amdgpu_device *adev = ring->adev; -	uint64_t seq[AMDGPU_MAX_RINGS] = {}; -	long r; +	uint64_t seq = ring->fence_drv.sync_seq[ring->idx]; -	seq[ring->idx] = ring->fence_drv.sync_seq[ring->idx]; -	if (!seq[ring->idx]) +	if (!seq)  		return 0; -	r = amdgpu_fence_wait_seq_timeout(adev, seq, false, MAX_SCHEDULE_TIMEOUT); -	if (r < 0) { -		if (r == -EDEADLK) -			return -EDEADLK; - -		dev_err(adev->dev, "error waiting for ring[%d] to become idle (%ld)\n", -			ring->idx, r); -	} -	return 0; +	return amdgpu_fence_ring_wait_seq(ring, seq);  }  /** @@ -933,9 +588,12 @@ int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,  		ring->fence_drv.gpu_addr = adev->uvd.gpu_addr + index;  	}  	amdgpu_fence_write(ring, atomic64_read(&ring->fence_drv.last_seq)); -	ring->fence_drv.initialized = true; +	amdgpu_irq_get(adev, irq_src, irq_type); +  	ring->fence_drv.irq_src = irq_src;  	ring->fence_drv.irq_type = irq_type; +	ring->fence_drv.initialized = true; +  	dev_info(adev->dev, "fence driver on ring %d use gpu addr 0x%016llx, "  		 "cpu addr 0x%p\n", ring->idx,  		 ring->fence_drv.gpu_addr, ring->fence_drv.cpu_addr); @@ -966,6 +624,16 @@ void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring)  	INIT_DELAYED_WORK(&ring->fence_drv.lockup_work,  			amdgpu_fence_check_lockup);  	ring->fence_drv.ring = ring; + +	if (amdgpu_enable_scheduler) { +		ring->scheduler = amd_sched_create(&amdgpu_sched_ops, +						   ring->idx, +						   amdgpu_sched_hw_submission, +						   (void *)ring->adev); +		if (!ring->scheduler) +			DRM_ERROR("Failed to create scheduler on ring %d.\n", +				  ring->idx); +	}  }  /** @@ -982,7 +650,6 @@ void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring)   */  int amdgpu_fence_driver_init(struct amdgpu_device *adev)  { -	init_waitqueue_head(&adev->fence_queue);  	if (amdgpu_debugfs_fence_init(adev))  		dev_err(adev->dev, "fence debugfs file creation failed\n"); @@ -1011,13 +678,78 @@ void amdgpu_fence_driver_fini(struct amdgpu_device *adev)  			/* no need to trigger GPU reset as we are unloading */  			amdgpu_fence_driver_force_completion(adev);  		} -		wake_up_all(&adev->fence_queue); +		wake_up_all(&ring->fence_drv.fence_queue); +		amdgpu_irq_put(adev, ring->fence_drv.irq_src, +			       ring->fence_drv.irq_type); +		if (ring->scheduler) +			amd_sched_destroy(ring->scheduler);  		ring->fence_drv.initialized = false;  	}  	mutex_unlock(&adev->ring_lock);  }  /** + * amdgpu_fence_driver_suspend - suspend the fence driver + * for all possible rings. + * + * @adev: amdgpu device pointer + * + * Suspend the fence driver for all possible rings (all asics). + */ +void amdgpu_fence_driver_suspend(struct amdgpu_device *adev) +{ +	int i, r; + +	mutex_lock(&adev->ring_lock); +	for (i = 0; i < AMDGPU_MAX_RINGS; i++) { +		struct amdgpu_ring *ring = adev->rings[i]; +		if (!ring || !ring->fence_drv.initialized) +			continue; + +		/* wait for gpu to finish processing current batch */ +		r = amdgpu_fence_wait_empty(ring); +		if (r) { +			/* delay GPU reset to resume */ +			amdgpu_fence_driver_force_completion(adev); +		} + +		/* disable the interrupt */ +		amdgpu_irq_put(adev, ring->fence_drv.irq_src, +			       ring->fence_drv.irq_type); +	} +	mutex_unlock(&adev->ring_lock); +} + +/** + * amdgpu_fence_driver_resume - resume the fence driver + * for all possible rings. + * + * @adev: amdgpu device pointer + * + * Resume the fence driver for all possible rings (all asics). + * Not all asics have all rings, so each asic will only + * start the fence driver on the rings it has using + * amdgpu_fence_driver_start_ring(). + * Returns 0 for success. + */ +void amdgpu_fence_driver_resume(struct amdgpu_device *adev) +{ +	int i; + +	mutex_lock(&adev->ring_lock); +	for (i = 0; i < AMDGPU_MAX_RINGS; i++) { +		struct amdgpu_ring *ring = adev->rings[i]; +		if (!ring || !ring->fence_drv.initialized) +			continue; + +		/* enable the interrupt */ +		amdgpu_irq_get(adev, ring->fence_drv.irq_src, +			       ring->fence_drv.irq_type); +	} +	mutex_unlock(&adev->ring_lock); +} + +/**   * amdgpu_fence_driver_force_completion - force all fence waiter to complete   *   * @adev: amdgpu device pointer @@ -1104,6 +836,21 @@ static inline bool amdgpu_test_signaled(struct amdgpu_fence *fence)  	return test_bit(FENCE_FLAG_SIGNALED_BIT, &fence->base.flags);  } +static bool amdgpu_test_signaled_any(struct fence **fences, uint32_t count) +{ +	int idx; +	struct fence *fence; + +	for (idx = 0; idx < count; ++idx) { +		fence = fences[idx]; +		if (fence) { +			if (test_bit(FENCE_FLAG_SIGNALED_BIT, &fence->flags)) +				return true; +		} +	} +	return false; +} +  struct amdgpu_wait_cb {  	struct fence_cb base;  	struct task_struct *task; @@ -1121,12 +868,48 @@ static signed long amdgpu_fence_default_wait(struct fence *f, bool intr,  {  	struct amdgpu_fence *fence = to_amdgpu_fence(f);  	struct amdgpu_device *adev = fence->ring->adev; -	struct amdgpu_wait_cb cb; -	cb.task = current; +	return amdgpu_fence_wait_any(adev, &f, 1, intr, t); +} -	if (fence_add_callback(f, &cb.base, amdgpu_fence_wait_cb)) -		return t; +/** + * Wait the fence array with timeout + * + * @adev:     amdgpu device + * @array:    the fence array with amdgpu fence pointer + * @count:    the number of the fence array + * @intr:     when sleep, set the current task interruptable or not + * @t:        timeout to wait + * + * It will return when any fence is signaled or timeout. + */ +signed long amdgpu_fence_wait_any(struct amdgpu_device *adev, +				  struct fence **array, uint32_t count, +				  bool intr, signed long t) +{ +	struct amdgpu_wait_cb *cb; +	struct fence *fence; +	unsigned idx; + +	BUG_ON(!array); + +	cb = kcalloc(count, sizeof(struct amdgpu_wait_cb), GFP_KERNEL); +	if (cb == NULL) { +		t = -ENOMEM; +		goto err_free_cb; +	} + +	for (idx = 0; idx < count; ++idx) { +		fence = array[idx]; +		if (fence) { +			cb[idx].task = current; +			if (fence_add_callback(fence, +					&cb[idx].base, amdgpu_fence_wait_cb)) { +				/* The fence is already signaled */ +				goto fence_rm_cb; +			} +		} +	}  	while (t > 0) {  		if (intr) @@ -1135,10 +918,10 @@ static signed long amdgpu_fence_default_wait(struct fence *f, bool intr,  			set_current_state(TASK_UNINTERRUPTIBLE);  		/* -		 * amdgpu_test_signaled must be called after +		 * amdgpu_test_signaled_any must be called after  		 * set_current_state to prevent a race with wake_up_process  		 */ -		if (amdgpu_test_signaled(fence)) +		if (amdgpu_test_signaled_any(array, count))  			break;  		if (adev->needs_reset) { @@ -1153,7 +936,16 @@ static signed long amdgpu_fence_default_wait(struct fence *f, bool intr,  	}  	__set_current_state(TASK_RUNNING); -	fence_remove_callback(f, &cb.base); + +fence_rm_cb: +	for (idx = 0; idx < count; ++idx) { +		fence = array[idx]; +		if (fence && cb[idx].base.func) +			fence_remove_callback(fence, &cb[idx].base); +	} + +err_free_cb: +	kfree(cb);  	return t;  } diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_gart.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_gart.c index e02db0b2e839..cbd3a486c5c2 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_gart.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_gart.c @@ -125,7 +125,8 @@ int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev)  	if (adev->gart.robj == NULL) {  		r = amdgpu_bo_create(adev, adev->gart.table_size, -				     PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM, 0, +				     PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM, +				     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,  				     NULL, &adev->gart.robj);  		if (r) {  			return r; diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_gem.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_gem.c index ae43b58c9733..5839fab374bf 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_gem.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_gem.c @@ -449,7 +449,7 @@ out:   * vital here, so they are not reported back to userspace.   */  static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev, -				    struct amdgpu_bo_va *bo_va) +				    struct amdgpu_bo_va *bo_va, uint32_t operation)  {  	struct ttm_validate_buffer tv, *entry;  	struct amdgpu_bo_list_entry *vm_bos; @@ -485,7 +485,9 @@ static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,  	if (r)  		goto error_unlock; -	r = amdgpu_vm_bo_update(adev, bo_va, &bo_va->bo->tbo.mem); + +	if (operation == AMDGPU_VA_OP_MAP) +		r = amdgpu_vm_bo_update(adev, bo_va, &bo_va->bo->tbo.mem);  error_unlock:  	mutex_unlock(&bo_va->vm->mutex); @@ -580,7 +582,7 @@ int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,  	}  	if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE)) -		amdgpu_gem_va_update_vm(adev, bo_va); +		amdgpu_gem_va_update_vm(adev, bo_va, args->operation);  	drm_gem_object_unreference_unlocked(gobj);  	return r; @@ -613,6 +615,7 @@ int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,  		info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;  		info.domains = robj->initial_domain;  		info.domain_flags = robj->flags; +		amdgpu_bo_unreserve(robj);  		if (copy_to_user(out, &info, sizeof(info)))  			r = -EFAULT;  		break; @@ -620,17 +623,19 @@ int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,  	case AMDGPU_GEM_OP_SET_PLACEMENT:  		if (amdgpu_ttm_tt_has_userptr(robj->tbo.ttm)) {  			r = -EPERM; +			amdgpu_bo_unreserve(robj);  			break;  		}  		robj->initial_domain = args->value & (AMDGPU_GEM_DOMAIN_VRAM |  						      AMDGPU_GEM_DOMAIN_GTT |  						      AMDGPU_GEM_DOMAIN_CPU); +		amdgpu_bo_unreserve(robj);  		break;  	default: +		amdgpu_bo_unreserve(robj);  		r = -EINVAL;  	} -	amdgpu_bo_unreserve(robj);  out:  	drm_gem_object_unreference_unlocked(gobj);  	return r; @@ -651,7 +656,8 @@ int amdgpu_mode_dumb_create(struct drm_file *file_priv,  	r = amdgpu_gem_object_create(adev, args->size, 0,  				     AMDGPU_GEM_DOMAIN_VRAM, -				     0, ttm_bo_type_device, +				     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +				     ttm_bo_type_device,  				     &gobj);  	if (r)  		return -ENOMEM; diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_ib.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_ib.c index 52dff75aac6f..c439735ee670 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_ib.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_ib.c @@ -73,28 +73,12 @@ int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,  		if (!vm)  			ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo); -		else -			ib->gpu_addr = 0; - -	} else { -		ib->sa_bo = NULL; -		ib->ptr = NULL; -		ib->gpu_addr = 0;  	}  	amdgpu_sync_create(&ib->sync);  	ib->ring = ring; -	ib->fence = NULL; -	ib->user = NULL;  	ib->vm = vm; -	ib->gds_base = 0; -	ib->gds_size = 0; -	ib->gws_base = 0; -	ib->gws_size = 0; -	ib->oa_base = 0; -	ib->oa_size = 0; -	ib->flags = 0;  	return 0;  } @@ -109,8 +93,8 @@ int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,   */  void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib)  { -	amdgpu_sync_free(adev, &ib->sync, ib->fence); -	amdgpu_sa_bo_free(adev, &ib->sa_bo, ib->fence); +	amdgpu_sync_free(adev, &ib->sync, &ib->fence->base); +	amdgpu_sa_bo_free(adev, &ib->sa_bo, &ib->fence->base);  	amdgpu_fence_unref(&ib->fence);  } @@ -156,7 +140,11 @@ int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,  		dev_err(adev->dev, "couldn't schedule ib\n");  		return -EINVAL;  	} - +	r = amdgpu_sync_wait(&ibs->sync); +	if (r) { +		dev_err(adev->dev, "IB sync failed (%d).\n", r); +		return r; +	}  	r = amdgpu_ring_lock(ring, (256 + AMDGPU_NUM_SYNCS * 8) * num_ibs);  	if (r) {  		dev_err(adev->dev, "scheduling IB failed (%d).\n", r); @@ -165,9 +153,11 @@ int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,  	if (vm) {  		/* grab a vm id if necessary */ -		struct amdgpu_fence *vm_id_fence = NULL; -		vm_id_fence = amdgpu_vm_grab_id(ibs->ring, ibs->vm); -		amdgpu_sync_fence(&ibs->sync, vm_id_fence); +		r = amdgpu_vm_grab_id(ibs->vm, ibs->ring, &ibs->sync); +		if (r) { +			amdgpu_ring_unlock_undo(ring); +			return r; +		}  	}  	r = amdgpu_sync_rings(&ibs->sync, ring); @@ -180,16 +170,16 @@ int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,  	if (vm) {  		/* do context switch */  		amdgpu_vm_flush(ring, vm, ib->sync.last_vm_update); -	} -	if (vm && ring->funcs->emit_gds_switch) -		amdgpu_ring_emit_gds_switch(ring, ib->vm->ids[ring->idx].id, -					    ib->gds_base, ib->gds_size, -					    ib->gws_base, ib->gws_size, -					    ib->oa_base, ib->oa_size); +		if (ring->funcs->emit_gds_switch) +			amdgpu_ring_emit_gds_switch(ring, ib->vm->ids[ring->idx].id, +						    ib->gds_base, ib->gds_size, +						    ib->gws_base, ib->gws_size, +						    ib->oa_base, ib->oa_size); -	if (ring->funcs->emit_hdp_flush) -		amdgpu_ring_emit_hdp_flush(ring); +		if (ring->funcs->emit_hdp_flush) +			amdgpu_ring_emit_hdp_flush(ring); +	}  	old_ctx = ring->current_ctx;  	for (i = 0; i < num_ibs; ++i) { @@ -212,11 +202,15 @@ int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,  		return r;  	} +	if (!amdgpu_enable_scheduler && ib->ctx) +		ib->sequence = amdgpu_ctx_add_fence(ib->ctx, ring, +						    &ib->fence->base); +  	/* wrap the last IB with fence */  	if (ib->user) {  		uint64_t addr = amdgpu_bo_gpu_offset(ib->user->bo);  		addr += ib->user->offset; -		amdgpu_ring_emit_fence(ring, addr, ib->fence->seq, +		amdgpu_ring_emit_fence(ring, addr, ib->sequence,  				       AMDGPU_FENCE_FLAG_64BIT);  	} diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_ih.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_ih.c index db5422e65ec5..5c8a803acedc 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_ih.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_ih.c @@ -24,6 +24,7 @@  #include <drm/drmP.h>  #include "amdgpu.h"  #include "amdgpu_ih.h" +#include "amdgpu_amdkfd.h"  /**   * amdgpu_ih_ring_alloc - allocate memory for the IH ring @@ -97,18 +98,12 @@ int amdgpu_ih_ring_init(struct amdgpu_device *adev, unsigned ring_size,  			/* add 8 bytes for the rptr/wptr shadows and  			 * add them to the end of the ring allocation.  			 */ -			adev->irq.ih.ring = kzalloc(adev->irq.ih.ring_size + 8, GFP_KERNEL); +			adev->irq.ih.ring = pci_alloc_consistent(adev->pdev, +								 adev->irq.ih.ring_size + 8, +								 &adev->irq.ih.rb_dma_addr);  			if (adev->irq.ih.ring == NULL)  				return -ENOMEM; -			adev->irq.ih.rb_dma_addr = pci_map_single(adev->pdev, -								  (void *)adev->irq.ih.ring, -								  adev->irq.ih.ring_size, -								  PCI_DMA_BIDIRECTIONAL); -			if (pci_dma_mapping_error(adev->pdev, adev->irq.ih.rb_dma_addr)) { -				dev_err(&adev->pdev->dev, "Failed to DMA MAP the IH RB page\n"); -				kfree((void *)adev->irq.ih.ring); -				return -ENOMEM; -			} +			memset((void *)adev->irq.ih.ring, 0, adev->irq.ih.ring_size + 8);  			adev->irq.ih.wptr_offs = (adev->irq.ih.ring_size / 4) + 0;  			adev->irq.ih.rptr_offs = (adev->irq.ih.ring_size / 4) + 1;  		} @@ -148,9 +143,9 @@ void amdgpu_ih_ring_fini(struct amdgpu_device *adev)  			/* add 8 bytes for the rptr/wptr shadows and  			 * add them to the end of the ring allocation.  			 */ -			pci_unmap_single(adev->pdev, adev->irq.ih.rb_dma_addr, -					 adev->irq.ih.ring_size + 8, PCI_DMA_BIDIRECTIONAL); -			kfree((void *)adev->irq.ih.ring); +			pci_free_consistent(adev->pdev, adev->irq.ih.ring_size + 8, +					    (void *)adev->irq.ih.ring, +					    adev->irq.ih.rb_dma_addr);  			adev->irq.ih.ring = NULL;  		}  	} else { @@ -199,6 +194,14 @@ restart_ih:  	rmb();  	while (adev->irq.ih.rptr != wptr) { +		u32 ring_index = adev->irq.ih.rptr >> 2; + +		/* Before dispatching irq to IP blocks, send it to amdkfd */ +		amdgpu_amdkfd_interrupt(adev, +				(const void *) &adev->irq.ih.ring[ring_index]); + +		entry.iv_entry = (const uint32_t *) +			&adev->irq.ih.ring[ring_index];  		amdgpu_ih_decode_iv(adev, &entry);  		adev->irq.ih.rptr &= adev->irq.ih.ptr_mask; diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_ih.h b/drivers/gpu/drm/amd/amdgpu/amdgpu_ih.h index c62b09e555d6..ba38ae6a1463 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_ih.h +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_ih.h @@ -52,6 +52,7 @@ struct amdgpu_iv_entry {  	unsigned ring_id;  	unsigned vm_id;  	unsigned pas_id; +	const uint32_t *iv_entry;  };  int amdgpu_ih_ring_init(struct amdgpu_device *adev, unsigned ring_size, diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_irq.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_irq.c index b4d36f0f2153..0aba8e9bc8a0 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_irq.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_irq.c @@ -272,6 +272,11 @@ void amdgpu_irq_fini(struct amdgpu_device *adev)  		kfree(src->enabled_types);  		src->enabled_types = NULL; +		if (src->data) { +			kfree(src->data); +			kfree(src); +			adev->irq.sources[i] = NULL; +		}  	}  } diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_irq.h b/drivers/gpu/drm/amd/amdgpu/amdgpu_irq.h index 8299795f2b2d..17b01aef4278 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_irq.h +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_irq.h @@ -40,6 +40,7 @@ struct amdgpu_irq_src {  	unsigned				num_types;  	atomic_t				*enabled_types;  	const struct amdgpu_irq_src_funcs	*funcs; +	void *data;  };  /* provided by interrupt generating IP blocks */ diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_kms.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_kms.c index 5533434c7a8f..22367939ebf1 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_kms.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_kms.c @@ -34,6 +34,7 @@  #include <linux/vga_switcheroo.h>  #include <linux/slab.h>  #include <linux/pm_runtime.h> +#include "amdgpu_amdkfd.h"  #if defined(CONFIG_VGA_SWITCHEROO)  bool amdgpu_has_atpx(void); @@ -61,6 +62,8 @@ int amdgpu_driver_unload_kms(struct drm_device *dev)  	pm_runtime_get_sync(dev->dev); +	amdgpu_amdkfd_device_fini(adev); +  	amdgpu_acpi_fini(adev);  	amdgpu_device_fini(adev); @@ -93,8 +96,8 @@ int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)  	if ((amdgpu_runtime_pm != 0) &&  	    amdgpu_has_atpx() && -	    ((flags & AMDGPU_IS_APU) == 0)) -		flags |= AMDGPU_IS_PX; +	    ((flags & AMD_IS_APU) == 0)) +		flags |= AMD_IS_PX;  	/* amdgpu_device_init should report only fatal error  	 * like memory allocation failure or iomapping failure, @@ -118,6 +121,10 @@ int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)  				"Error during ACPI methods call\n");  	} +	amdgpu_amdkfd_load_interface(adev); +	amdgpu_amdkfd_device_probe(adev); +	amdgpu_amdkfd_device_init(adev); +  	if (amdgpu_device_is_px(dev)) {  		pm_runtime_use_autosuspend(dev->dev);  		pm_runtime_set_autosuspend_delay(dev->dev, 5000); @@ -235,7 +242,7 @@ static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file  		for (i = 0; i < adev->num_ip_blocks; i++) {  			if (adev->ip_blocks[i].type == type && -			    adev->ip_block_enabled[i]) { +			    adev->ip_block_status[i].valid) {  				ip.hw_ip_version_major = adev->ip_blocks[i].major;  				ip.hw_ip_version_minor = adev->ip_blocks[i].minor;  				ip.capabilities_flags = 0; @@ -274,7 +281,7 @@ static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file  		for (i = 0; i < adev->num_ip_blocks; i++)  			if (adev->ip_blocks[i].type == type && -			    adev->ip_block_enabled[i] && +			    adev->ip_block_status[i].valid &&  			    count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)  				count++; @@ -317,16 +324,17 @@ static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file  			break;  		case AMDGPU_INFO_FW_GFX_RLC:  			fw_info.ver = adev->gfx.rlc_fw_version; -			fw_info.feature = 0; +			fw_info.feature = adev->gfx.rlc_feature_version;  			break;  		case AMDGPU_INFO_FW_GFX_MEC: -			if (info->query_fw.index == 0) +			if (info->query_fw.index == 0) {  				fw_info.ver = adev->gfx.mec_fw_version; -			else if (info->query_fw.index == 1) +				fw_info.feature = adev->gfx.mec_feature_version; +			} else if (info->query_fw.index == 1) {  				fw_info.ver = adev->gfx.mec2_fw_version; -			else +				fw_info.feature = adev->gfx.mec2_feature_version; +			} else  				return -EINVAL; -			fw_info.feature = 0;  			break;  		case AMDGPU_INFO_FW_SMC:  			fw_info.ver = adev->pm.fw_version; @@ -336,7 +344,7 @@ static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file  			if (info->query_fw.index >= 2)  				return -EINVAL;  			fw_info.ver = adev->sdma[info->query_fw.index].fw_version; -			fw_info.feature = 0; +			fw_info.feature = adev->sdma[info->query_fw.index].feature_version;  			break;  		default:  			return -EINVAL; @@ -416,7 +424,7 @@ static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file  		return n ? -EFAULT : 0;  	}  	case AMDGPU_INFO_DEV_INFO: { -		struct drm_amdgpu_info_device dev_info; +		struct drm_amdgpu_info_device dev_info = {};  		struct amdgpu_cu_info cu_info;  		dev_info.device_id = dev->pdev->device; @@ -443,11 +451,11 @@ static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file  		dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;  		dev_info._pad = 0;  		dev_info.ids_flags = 0; -		if (adev->flags & AMDGPU_IS_APU) +		if (adev->flags & AMD_IS_APU)  			dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;  		dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;  		dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE; -		dev_info.virtual_address_alignment = max(PAGE_SIZE, 0x10000UL); +		dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);  		dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *  					     AMDGPU_GPU_PAGE_SIZE;  		dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE; @@ -459,6 +467,7 @@ static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file  		memcpy(&dev_info.cu_bitmap[0], &cu_info.bitmap[0], sizeof(cu_info.bitmap));  		dev_info.vram_type = adev->mc.vram_type;  		dev_info.vram_bit_width = adev->mc.vram_width; +		dev_info.vce_harvest_config = adev->vce.harvest_config;  		return copy_to_user(out, &dev_info,  				    min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0; @@ -518,10 +527,7 @@ int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)  	mutex_init(&fpriv->bo_list_lock);  	idr_init(&fpriv->bo_list_handles); -	/* init context manager */ -	mutex_init(&fpriv->ctx_mgr.lock); -	idr_init(&fpriv->ctx_mgr.ctx_handles); -	fpriv->ctx_mgr.adev = adev; +	amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);  	file_priv->driver_priv = fpriv; @@ -554,6 +560,8 @@ void amdgpu_driver_postclose_kms(struct drm_device *dev,  	if (!fpriv)  		return; +	amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr); +  	amdgpu_vm_fini(adev, &fpriv->vm);  	idr_for_each_entry(&fpriv->bo_list_handles, list, handle) @@ -562,9 +570,6 @@ void amdgpu_driver_postclose_kms(struct drm_device *dev,  	idr_destroy(&fpriv->bo_list_handles);  	mutex_destroy(&fpriv->bo_list_lock); -	/* release context */ -	amdgpu_ctx_fini(fpriv); -  	kfree(fpriv);  	file_priv->driver_priv = NULL;  } diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_object.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_object.c index 8da64245b31b..08b09d55b96f 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_object.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_object.c @@ -127,7 +127,7 @@ static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,  			placements[c].fpfn =  				adev->mc.visible_vram_size >> PAGE_SHIFT;  			placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED | -				TTM_PL_FLAG_VRAM; +				TTM_PL_FLAG_VRAM | TTM_PL_FLAG_TOPDOWN;  		}  		placements[c].fpfn = 0;  		placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED | @@ -223,18 +223,6 @@ int amdgpu_bo_create_restricted(struct amdgpu_device *adev,  	size_t acc_size;  	int r; -	/* VI has a hw bug where VM PTEs have to be allocated in groups of 8. -	 * do this as a temporary workaround -	 */ -	if (!(domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) { -		if (adev->asic_type >= CHIP_TOPAZ) { -			if (byte_align & 0x7fff) -				byte_align = ALIGN(byte_align, 0x8000); -			if (size & 0x7fff) -				size = ALIGN(size, 0x8000); -		} -	} -  	page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;  	size = ALIGN(size, PAGE_SIZE); @@ -462,7 +450,7 @@ int amdgpu_bo_unpin(struct amdgpu_bo *bo)  int amdgpu_bo_evict_vram(struct amdgpu_device *adev)  {  	/* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */ -	if (0 && (adev->flags & AMDGPU_IS_APU)) { +	if (0 && (adev->flags & AMD_IS_APU)) {  		/* Useless to evict on IGP chips */  		return 0;  	} @@ -478,7 +466,6 @@ void amdgpu_bo_force_delete(struct amdgpu_device *adev)  	}  	dev_err(adev->dev, "Userspace still has active objects !\n");  	list_for_each_entry_safe(bo, n, &adev->gem.objects, list) { -		mutex_lock(&adev->ddev->struct_mutex);  		dev_err(adev->dev, "%p %p %lu %lu force free\n",  			&bo->gem_base, bo, (unsigned long)bo->gem_base.size,  			*((unsigned long *)&bo->gem_base.refcount)); @@ -486,8 +473,7 @@ void amdgpu_bo_force_delete(struct amdgpu_device *adev)  		list_del_init(&bo->list);  		mutex_unlock(&bo->adev->gem.mutex);  		/* this should unref the ttm bo */ -		drm_gem_object_unreference(&bo->gem_base); -		mutex_unlock(&adev->ddev->struct_mutex); +		drm_gem_object_unreference_unlocked(&bo->gem_base);  	}  } @@ -658,13 +644,13 @@ int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)   * @shared: true if fence should be added shared   *   */ -void amdgpu_bo_fence(struct amdgpu_bo *bo, struct amdgpu_fence *fence, +void amdgpu_bo_fence(struct amdgpu_bo *bo, struct fence *fence,  		     bool shared)  {  	struct reservation_object *resv = bo->tbo.resv;  	if (shared) -		reservation_object_add_shared_fence(resv, &fence->base); +		reservation_object_add_shared_fence(resv, fence);  	else -		reservation_object_add_excl_fence(resv, &fence->base); +		reservation_object_add_excl_fence(resv, fence);  } diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_object.h b/drivers/gpu/drm/amd/amdgpu/amdgpu_object.h index 675bdc30e41d..6ea18dcec561 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_object.h +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_object.h @@ -161,7 +161,7 @@ int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,  void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,  				  struct ttm_mem_reg *new_mem);  int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo); -void amdgpu_bo_fence(struct amdgpu_bo *bo, struct amdgpu_fence *fence, +void amdgpu_bo_fence(struct amdgpu_bo *bo, struct fence *fence,  		     bool shared);  /* @@ -193,7 +193,7 @@ int amdgpu_sa_bo_new(struct amdgpu_device *adev,  			    unsigned size, unsigned align);  void amdgpu_sa_bo_free(struct amdgpu_device *adev,  			      struct amdgpu_sa_bo **sa_bo, -			      struct amdgpu_fence *fence); +			      struct fence *fence);  #if defined(CONFIG_DEBUG_FS)  void amdgpu_sa_bo_dump_debug_info(struct amdgpu_sa_manager *sa_manager,  					 struct seq_file *m); diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_pm.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_pm.c index ed13baa7c976..efed11509f4a 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_pm.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_pm.c @@ -82,7 +82,7 @@ static ssize_t amdgpu_set_dpm_state(struct device *dev,  	mutex_unlock(&adev->pm.mutex);  	/* Can't set dpm state when the card is off */ -	if (!(adev->flags & AMDGPU_IS_PX) || +	if (!(adev->flags & AMD_IS_PX) ||  	    (ddev->switch_power_state == DRM_SWITCH_POWER_ON))  		amdgpu_pm_compute_clocks(adev);  fail: @@ -538,7 +538,7 @@ static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)  		/* vce just modifies an existing state so force a change */  		if (ps->vce_active != adev->pm.dpm.vce_active)  			goto force; -		if (adev->flags & AMDGPU_IS_APU) { +		if (adev->flags & AMD_IS_APU) {  			/* for APUs if the num crtcs changed but state is the same,  			 * all we need to do is update the display configuration.  			 */ @@ -580,7 +580,6 @@ force:  		amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);  	} -	mutex_lock(&adev->ddev->struct_mutex);  	mutex_lock(&adev->ring_lock);  	/* update whether vce is active */ @@ -628,7 +627,6 @@ force:  done:  	mutex_unlock(&adev->ring_lock); -	mutex_unlock(&adev->ddev->struct_mutex);  }  void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable) diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.c index 855e2196657a..9bec91484c24 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.c @@ -131,6 +131,21 @@ int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw)  	return 0;  } +/** amdgpu_ring_insert_nop - insert NOP packets + * + * @ring: amdgpu_ring structure holding ring information + * @count: the number of NOP packets to insert + * + * This is the generic insert_nop function for rings except SDMA + */ +void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count) +{ +	int i; + +	for (i = 0; i < count; i++) +		amdgpu_ring_write(ring, ring->nop); +} +  /**   * amdgpu_ring_commit - tell the GPU to execute the new   * commands on the ring buffer @@ -143,10 +158,13 @@ int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw)   */  void amdgpu_ring_commit(struct amdgpu_ring *ring)  { +	uint32_t count; +  	/* We pad to match fetch size */ -	while (ring->wptr & ring->align_mask) { -		amdgpu_ring_write(ring, ring->nop); -	} +	count = ring->align_mask + 1 - (ring->wptr & ring->align_mask); +	count %= ring->align_mask + 1; +	ring->funcs->insert_nop(ring, count); +  	mb();  	amdgpu_ring_set_wptr(ring);  } @@ -342,6 +360,8 @@ int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,  		amdgpu_fence_driver_init_ring(ring);  	} +	init_waitqueue_head(&ring->fence_drv.fence_queue); +  	r = amdgpu_wb_get(adev, &ring->rptr_offs);  	if (r) {  		dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r); @@ -367,7 +387,7 @@ int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,  	}  	ring->next_rptr_gpu_addr = adev->wb.gpu_addr + (ring->next_rptr_offs * 4);  	ring->next_rptr_cpu_addr = &adev->wb.wb[ring->next_rptr_offs]; - +	spin_lock_init(&ring->fence_lock);  	r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type);  	if (r) {  		dev_err(adev->dev, "failed initializing fences (%d).\n", r); diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_sa.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_sa.c index eb20987ce18d..74dad270362c 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_sa.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_sa.c @@ -139,6 +139,20 @@ int amdgpu_sa_bo_manager_suspend(struct amdgpu_device *adev,  	return r;  } +static uint32_t amdgpu_sa_get_ring_from_fence(struct fence *f) +{ +	struct amdgpu_fence *a_fence; +	struct amd_sched_fence *s_fence; + +	s_fence = to_amd_sched_fence(f); +	if (s_fence) +		return s_fence->scheduler->ring_id; +	a_fence = to_amdgpu_fence(f); +	if (a_fence) +		return a_fence->ring->idx; +	return 0; +} +  static void amdgpu_sa_bo_remove_locked(struct amdgpu_sa_bo *sa_bo)  {  	struct amdgpu_sa_manager *sa_manager = sa_bo->manager; @@ -147,7 +161,7 @@ static void amdgpu_sa_bo_remove_locked(struct amdgpu_sa_bo *sa_bo)  	}  	list_del_init(&sa_bo->olist);  	list_del_init(&sa_bo->flist); -	amdgpu_fence_unref(&sa_bo->fence); +	fence_put(sa_bo->fence);  	kfree(sa_bo);  } @@ -160,7 +174,8 @@ static void amdgpu_sa_bo_try_free(struct amdgpu_sa_manager *sa_manager)  	sa_bo = list_entry(sa_manager->hole->next, struct amdgpu_sa_bo, olist);  	list_for_each_entry_safe_from(sa_bo, tmp, &sa_manager->olist, olist) { -		if (sa_bo->fence == NULL || !amdgpu_fence_signaled(sa_bo->fence)) { +		if (sa_bo->fence == NULL || +		    !fence_is_signaled(sa_bo->fence)) {  			return;  		}  		amdgpu_sa_bo_remove_locked(sa_bo); @@ -245,7 +260,7 @@ static bool amdgpu_sa_event(struct amdgpu_sa_manager *sa_manager,  }  static bool amdgpu_sa_bo_next_hole(struct amdgpu_sa_manager *sa_manager, -				   struct amdgpu_fence **fences, +				   struct fence **fences,  				   unsigned *tries)  {  	struct amdgpu_sa_bo *best_bo = NULL; @@ -274,7 +289,7 @@ static bool amdgpu_sa_bo_next_hole(struct amdgpu_sa_manager *sa_manager,  		sa_bo = list_first_entry(&sa_manager->flist[i],  					 struct amdgpu_sa_bo, flist); -		if (!amdgpu_fence_signaled(sa_bo->fence)) { +		if (!fence_is_signaled(sa_bo->fence)) {  			fences[i] = sa_bo->fence;  			continue;  		} @@ -298,7 +313,8 @@ static bool amdgpu_sa_bo_next_hole(struct amdgpu_sa_manager *sa_manager,  	}  	if (best_bo) { -		++tries[best_bo->fence->ring->idx]; +		uint32_t idx = amdgpu_sa_get_ring_from_fence(best_bo->fence); +		++tries[idx];  		sa_manager->hole = best_bo->olist.prev;  		/* we knew that this one is signaled, @@ -314,9 +330,10 @@ int amdgpu_sa_bo_new(struct amdgpu_device *adev,  		     struct amdgpu_sa_bo **sa_bo,  		     unsigned size, unsigned align)  { -	struct amdgpu_fence *fences[AMDGPU_MAX_RINGS]; +	struct fence *fences[AMDGPU_MAX_RINGS];  	unsigned tries[AMDGPU_MAX_RINGS];  	int i, r; +	signed long t;  	BUG_ON(align > sa_manager->align);  	BUG_ON(size > sa_manager->size); @@ -350,7 +367,9 @@ int amdgpu_sa_bo_new(struct amdgpu_device *adev,  		} while (amdgpu_sa_bo_next_hole(sa_manager, fences, tries));  		spin_unlock(&sa_manager->wq.lock); -		r = amdgpu_fence_wait_any(adev, fences, false); +		t = amdgpu_fence_wait_any(adev, fences, AMDGPU_MAX_RINGS, +					  false, MAX_SCHEDULE_TIMEOUT); +		r = (t > 0) ? 0 : t;  		spin_lock(&sa_manager->wq.lock);  		/* if we have nothing to wait for block */  		if (r == -ENOENT) { @@ -369,7 +388,7 @@ int amdgpu_sa_bo_new(struct amdgpu_device *adev,  }  void amdgpu_sa_bo_free(struct amdgpu_device *adev, struct amdgpu_sa_bo **sa_bo, -		       struct amdgpu_fence *fence) +		       struct fence *fence)  {  	struct amdgpu_sa_manager *sa_manager; @@ -379,10 +398,11 @@ void amdgpu_sa_bo_free(struct amdgpu_device *adev, struct amdgpu_sa_bo **sa_bo,  	sa_manager = (*sa_bo)->manager;  	spin_lock(&sa_manager->wq.lock); -	if (fence && !amdgpu_fence_signaled(fence)) { -		(*sa_bo)->fence = amdgpu_fence_ref(fence); -		list_add_tail(&(*sa_bo)->flist, -			      &sa_manager->flist[fence->ring->idx]); +	if (fence && !fence_is_signaled(fence)) { +		uint32_t idx; +		(*sa_bo)->fence = fence_get(fence); +		idx = amdgpu_sa_get_ring_from_fence(fence); +		list_add_tail(&(*sa_bo)->flist, &sa_manager->flist[idx]);  	} else {  		amdgpu_sa_bo_remove_locked(*sa_bo);  	} @@ -409,8 +429,16 @@ void amdgpu_sa_bo_dump_debug_info(struct amdgpu_sa_manager *sa_manager,  		seq_printf(m, "[0x%010llx 0x%010llx] size %8lld",  			   soffset, eoffset, eoffset - soffset);  		if (i->fence) { -			seq_printf(m, " protected by 0x%016llx on ring %d", -				   i->fence->seq, i->fence->ring->idx); +			struct amdgpu_fence *a_fence = to_amdgpu_fence(i->fence); +			struct amd_sched_fence *s_fence = to_amd_sched_fence(i->fence); +			if (a_fence) +				seq_printf(m, " protected by 0x%016llx on ring %d", +					   a_fence->seq, a_fence->ring->idx); +			if (s_fence) +				seq_printf(m, " protected by 0x%016x on ring %d", +					   s_fence->base.seqno, +					   s_fence->scheduler->ring_id); +  		}  		seq_printf(m, "\n");  	} diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_sched.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_sched.c new file mode 100644 index 000000000000..de98fbd2971e --- /dev/null +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_sched.c @@ -0,0 +1,128 @@ +/* + * Copyright 2015 Advanced Micro Devices, Inc. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR + * OTHER DEALINGS IN THE SOFTWARE. + * + * + */ +#include <linux/kthread.h> +#include <linux/wait.h> +#include <linux/sched.h> +#include <drm/drmP.h> +#include "amdgpu.h" + +static struct fence *amdgpu_sched_dependency(struct amd_sched_job *job) +{ +	struct amdgpu_job *sched_job = (struct amdgpu_job *)job; +	return amdgpu_sync_get_fence(&sched_job->ibs->sync); +} + +static struct fence *amdgpu_sched_run_job(struct amd_sched_job *job) +{ +	struct amdgpu_job *sched_job; +	struct amdgpu_fence *fence; +	int r; + +	if (!job) { +		DRM_ERROR("job is null\n"); +		return NULL; +	} +	sched_job = (struct amdgpu_job *)job; +	mutex_lock(&sched_job->job_lock); +	r = amdgpu_ib_schedule(sched_job->adev, +			       sched_job->num_ibs, +			       sched_job->ibs, +			       sched_job->base.owner); +	if (r) +		goto err; +	fence = amdgpu_fence_ref(sched_job->ibs[sched_job->num_ibs - 1].fence); + +	if (sched_job->free_job) +		sched_job->free_job(sched_job); + +	mutex_unlock(&sched_job->job_lock); +	return &fence->base; + +err: +	DRM_ERROR("Run job error\n"); +	mutex_unlock(&sched_job->job_lock); +	job->sched->ops->process_job(job); +	return NULL; +} + +static void amdgpu_sched_process_job(struct amd_sched_job *job) +{ +	struct amdgpu_job *sched_job; + +	if (!job) { +		DRM_ERROR("job is null\n"); +		return; +	} +	sched_job = (struct amdgpu_job *)job; +	/* after processing job, free memory */ +	fence_put(&sched_job->base.s_fence->base); +	kfree(sched_job); +} + +struct amd_sched_backend_ops amdgpu_sched_ops = { +	.dependency = amdgpu_sched_dependency, +	.run_job = amdgpu_sched_run_job, +	.process_job = amdgpu_sched_process_job +}; + +int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev, +					 struct amdgpu_ring *ring, +					 struct amdgpu_ib *ibs, +					 unsigned num_ibs, +					 int (*free_job)(struct amdgpu_job *), +					 void *owner, +					 struct fence **f) +{ +	int r = 0; +	if (amdgpu_enable_scheduler) { +		struct amdgpu_job *job = +			kzalloc(sizeof(struct amdgpu_job), GFP_KERNEL); +		if (!job) +			return -ENOMEM; +		job->base.sched = ring->scheduler; +		job->base.s_entity = &adev->kernel_ctx.rings[ring->idx].entity; +		job->adev = adev; +		job->ibs = ibs; +		job->num_ibs = num_ibs; +		job->base.owner = owner; +		mutex_init(&job->job_lock); +		job->free_job = free_job; +		mutex_lock(&job->job_lock); +		r = amd_sched_entity_push_job((struct amd_sched_job *)job); +		if (r) { +			mutex_unlock(&job->job_lock); +			kfree(job); +			return r; +		} +		*f = fence_get(&job->base.s_fence->base); +		mutex_unlock(&job->job_lock); +	} else { +		r = amdgpu_ib_schedule(adev, num_ibs, ibs, owner); +		if (r) +			return r; +		*f = fence_get(&ibs[num_ibs - 1].fence->base); +	} + +	return 0; +} diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_semaphore.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_semaphore.c index d6d41a42ab65..ff3ca52ec6fe 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_semaphore.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_semaphore.c @@ -87,7 +87,7 @@ bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,  void amdgpu_semaphore_free(struct amdgpu_device *adev,  			   struct amdgpu_semaphore **semaphore, -			   struct amdgpu_fence *fence) +			   struct fence *fence)  {  	if (semaphore == NULL || *semaphore == NULL) {  		return; diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_sync.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_sync.c index 21accbdd0a1a..068aeaff7183 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_sync.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_sync.c @@ -32,6 +32,11 @@  #include "amdgpu.h"  #include "amdgpu_trace.h" +struct amdgpu_sync_entry { +	struct hlist_node	node; +	struct fence		*fence; +}; +  /**   * amdgpu_sync_create - zero init sync object   * @@ -49,36 +54,104 @@ void amdgpu_sync_create(struct amdgpu_sync *sync)  	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)  		sync->sync_to[i] = NULL; +	hash_init(sync->fences);  	sync->last_vm_update = NULL;  } +static bool amdgpu_sync_same_dev(struct amdgpu_device *adev, struct fence *f) +{ +	struct amdgpu_fence *a_fence = to_amdgpu_fence(f); +	struct amd_sched_fence *s_fence = to_amd_sched_fence(f); + +	if (a_fence) +		return a_fence->ring->adev == adev; +	if (s_fence) +		return (struct amdgpu_device *)s_fence->scheduler->priv == adev; +	return false; +} + +static bool amdgpu_sync_test_owner(struct fence *f, void *owner) +{ +	struct amdgpu_fence *a_fence = to_amdgpu_fence(f); +	struct amd_sched_fence *s_fence = to_amd_sched_fence(f); +	if (s_fence) +		return s_fence->owner == owner; +	if (a_fence) +		return a_fence->owner == owner; +	return false; +} +  /** - * amdgpu_sync_fence - use the semaphore to sync to a fence + * amdgpu_sync_fence - remember to sync to this fence   *   * @sync: sync object to add fence to   * @fence: fence to sync to   * - * Sync to the fence using the semaphore objects   */ -void amdgpu_sync_fence(struct amdgpu_sync *sync, -		       struct amdgpu_fence *fence) +int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync, +		      struct fence *f)  { +	struct amdgpu_sync_entry *e; +	struct amdgpu_fence *fence;  	struct amdgpu_fence *other; +	struct fence *tmp, *later; -	if (!fence) -		return; +	if (!f) +		return 0; + +	if (amdgpu_sync_same_dev(adev, f) && +	    amdgpu_sync_test_owner(f, AMDGPU_FENCE_OWNER_VM)) { +		if (sync->last_vm_update) { +			tmp = sync->last_vm_update; +			BUG_ON(f->context != tmp->context); +			later = (f->seqno - tmp->seqno <= INT_MAX) ? f : tmp; +			sync->last_vm_update = fence_get(later); +			fence_put(tmp); +		} else +			sync->last_vm_update = fence_get(f); +	} + +	fence = to_amdgpu_fence(f); +	if (!fence || fence->ring->adev != adev) { +		hash_for_each_possible(sync->fences, e, node, f->context) { +			struct fence *new; +			if (unlikely(e->fence->context != f->context)) +				continue; +			new = fence_get(fence_later(e->fence, f)); +			if (new) { +				fence_put(e->fence); +				e->fence = new; +			} +			return 0; +		} + +		e = kmalloc(sizeof(struct amdgpu_sync_entry), GFP_KERNEL); +		if (!e) +			return -ENOMEM; + +		hash_add(sync->fences, &e->node, f->context); +		e->fence = fence_get(f); +		return 0; +	}  	other = sync->sync_to[fence->ring->idx];  	sync->sync_to[fence->ring->idx] = amdgpu_fence_ref(  		amdgpu_fence_later(fence, other));  	amdgpu_fence_unref(&other); -	if (fence->owner == AMDGPU_FENCE_OWNER_VM) { -		other = sync->last_vm_update; -		sync->last_vm_update = amdgpu_fence_ref( -			amdgpu_fence_later(fence, other)); -		amdgpu_fence_unref(&other); -	} +	return 0; +} + +static void *amdgpu_sync_get_owner(struct fence *f) +{ +	struct amdgpu_fence *a_fence = to_amdgpu_fence(f); +	struct amd_sched_fence *s_fence = to_amd_sched_fence(f); + +	if (s_fence) +		return s_fence->owner; +	else if (a_fence) +		return a_fence->owner; +	return AMDGPU_FENCE_OWNER_UNDEFINED;  }  /** @@ -97,7 +170,7 @@ int amdgpu_sync_resv(struct amdgpu_device *adev,  {  	struct reservation_object_list *flist;  	struct fence *f; -	struct amdgpu_fence *fence; +	void *fence_owner;  	unsigned i;  	int r = 0; @@ -106,11 +179,7 @@ int amdgpu_sync_resv(struct amdgpu_device *adev,  	/* always sync to the exclusive fence */  	f = reservation_object_get_excl(resv); -	fence = f ? to_amdgpu_fence(f) : NULL; -	if (fence && fence->ring->adev == adev) -		amdgpu_sync_fence(sync, fence); -	else if (f) -		r = fence_wait(f, true); +	r = amdgpu_sync_fence(adev, sync, f);  	flist = reservation_object_get_list(resv);  	if (!flist || r) @@ -119,20 +188,72 @@ int amdgpu_sync_resv(struct amdgpu_device *adev,  	for (i = 0; i < flist->shared_count; ++i) {  		f = rcu_dereference_protected(flist->shared[i],  					      reservation_object_held(resv)); -		fence = f ? to_amdgpu_fence(f) : NULL; -		if (fence && fence->ring->adev == adev) { -			if (fence->owner != owner || -			    fence->owner == AMDGPU_FENCE_OWNER_UNDEFINED) -				amdgpu_sync_fence(sync, fence); -		} else if (f) { -			r = fence_wait(f, true); -			if (r) -				break; +		if (amdgpu_sync_same_dev(adev, f)) { +			/* VM updates are only interesting +			 * for other VM updates and moves. +			 */ +			fence_owner = amdgpu_sync_get_owner(f); +			if ((owner != AMDGPU_FENCE_OWNER_MOVE) && +			    (fence_owner != AMDGPU_FENCE_OWNER_MOVE) && +			    ((owner == AMDGPU_FENCE_OWNER_VM) != +			     (fence_owner == AMDGPU_FENCE_OWNER_VM))) +				continue; + +			/* Ignore fence from the same owner as +			 * long as it isn't undefined. +			 */ +			if (owner != AMDGPU_FENCE_OWNER_UNDEFINED && +			    fence_owner == owner) +				continue;  		} + +		r = amdgpu_sync_fence(adev, sync, f); +		if (r) +			break;  	}  	return r;  } +struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync) +{ +	struct amdgpu_sync_entry *e; +	struct hlist_node *tmp; +	struct fence *f; +	int i; + +	hash_for_each_safe(sync->fences, i, tmp, e, node) { + +		f = e->fence; + +		hash_del(&e->node); +		kfree(e); + +		if (!fence_is_signaled(f)) +			return f; + +		fence_put(f); +	} +	return NULL; +} + +int amdgpu_sync_wait(struct amdgpu_sync *sync) +{ +	struct amdgpu_sync_entry *e; +	struct hlist_node *tmp; +	int i, r; + +	hash_for_each_safe(sync->fences, i, tmp, e, node) { +		r = fence_wait(e->fence, false); +		if (r) +			return r; + +		hash_del(&e->node); +		fence_put(e->fence); +		kfree(e); +	} +	return 0; +} +  /**   * amdgpu_sync_rings - sync ring to all registered fences   * @@ -164,9 +285,9 @@ int amdgpu_sync_rings(struct amdgpu_sync *sync,  			return -EINVAL;  		} -		if (count >= AMDGPU_NUM_SYNCS) { +		if (amdgpu_enable_scheduler || (count >= AMDGPU_NUM_SYNCS)) {  			/* not enough room, wait manually */ -			r = amdgpu_fence_wait(fence, false); +			r = fence_wait(&fence->base, false);  			if (r)  				return r;  			continue; @@ -186,7 +307,7 @@ int amdgpu_sync_rings(struct amdgpu_sync *sync,  		if (!amdgpu_semaphore_emit_signal(other, semaphore)) {  			/* signaling wasn't successful wait manually */  			amdgpu_ring_undo(other); -			r = amdgpu_fence_wait(fence, false); +			r = fence_wait(&fence->base, false);  			if (r)  				return r;  			continue; @@ -196,7 +317,7 @@ int amdgpu_sync_rings(struct amdgpu_sync *sync,  		if (!amdgpu_semaphore_emit_wait(ring, semaphore)) {  			/* waiting wasn't successful wait manually */  			amdgpu_ring_undo(other); -			r = amdgpu_fence_wait(fence, false); +			r = fence_wait(&fence->base, false);  			if (r)  				return r;  			continue; @@ -220,15 +341,23 @@ int amdgpu_sync_rings(struct amdgpu_sync *sync,   */  void amdgpu_sync_free(struct amdgpu_device *adev,  		      struct amdgpu_sync *sync, -		      struct amdgpu_fence *fence) +		      struct fence *fence)  { +	struct amdgpu_sync_entry *e; +	struct hlist_node *tmp;  	unsigned i; +	hash_for_each_safe(sync->fences, i, tmp, e, node) { +		hash_del(&e->node); +		fence_put(e->fence); +		kfree(e); +	} +  	for (i = 0; i < AMDGPU_NUM_SYNCS; ++i)  		amdgpu_semaphore_free(adev, &sync->semaphores[i], fence);  	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)  		amdgpu_fence_unref(&sync->sync_to[i]); -	amdgpu_fence_unref(&sync->last_vm_update); +	fence_put(sync->last_vm_update);  } diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_test.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_test.c index df202999fbfe..f80b1a43be8a 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_test.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_test.c @@ -77,7 +77,7 @@ static void amdgpu_do_test_moves(struct amdgpu_device *adev)  		void *gtt_map, *vram_map;  		void **gtt_start, **gtt_end;  		void **vram_start, **vram_end; -		struct amdgpu_fence *fence = NULL; +		struct fence *fence = NULL;  		r = amdgpu_bo_create(adev, size, PAGE_SIZE, true,  				     AMDGPU_GEM_DOMAIN_GTT, 0, NULL, gtt_obj + i); @@ -116,13 +116,13 @@ static void amdgpu_do_test_moves(struct amdgpu_device *adev)  			goto out_lclean_unpin;  		} -		r = amdgpu_fence_wait(fence, false); +		r = fence_wait(fence, false);  		if (r) {  			DRM_ERROR("Failed to wait for GTT->VRAM fence %d\n", i);  			goto out_lclean_unpin;  		} -		amdgpu_fence_unref(&fence); +		fence_put(fence);  		r = amdgpu_bo_kmap(vram_obj, &vram_map);  		if (r) { @@ -161,13 +161,13 @@ static void amdgpu_do_test_moves(struct amdgpu_device *adev)  			goto out_lclean_unpin;  		} -		r = amdgpu_fence_wait(fence, false); +		r = fence_wait(fence, false);  		if (r) {  			DRM_ERROR("Failed to wait for VRAM->GTT fence %d\n", i);  			goto out_lclean_unpin;  		} -		amdgpu_fence_unref(&fence); +		fence_put(fence);  		r = amdgpu_bo_kmap(gtt_obj[i], >t_map);  		if (r) { @@ -214,7 +214,7 @@ out_lclean:  			amdgpu_bo_unref(>t_obj[i]);  		}  		if (fence) -			amdgpu_fence_unref(&fence); +			fence_put(fence);  		break;  	} @@ -238,7 +238,7 @@ void amdgpu_test_moves(struct amdgpu_device *adev)  static int amdgpu_test_create_and_emit_fence(struct amdgpu_device *adev,  					     struct amdgpu_ring *ring, -					     struct amdgpu_fence **fence) +					     struct fence **fence)  {  	uint32_t handle = ring->idx ^ 0xdeafbeef;  	int r; @@ -269,15 +269,16 @@ static int amdgpu_test_create_and_emit_fence(struct amdgpu_device *adev,  			DRM_ERROR("Failed to get dummy destroy msg\n");  			return r;  		} -  	} else { +		struct amdgpu_fence *a_fence = NULL;  		r = amdgpu_ring_lock(ring, 64);  		if (r) {  			DRM_ERROR("Failed to lock ring A %d\n", ring->idx);  			return r;  		} -		amdgpu_fence_emit(ring, AMDGPU_FENCE_OWNER_UNDEFINED, fence); +		amdgpu_fence_emit(ring, AMDGPU_FENCE_OWNER_UNDEFINED, &a_fence);  		amdgpu_ring_unlock_commit(ring); +		*fence = &a_fence->base;  	}  	return 0;  } @@ -286,7 +287,7 @@ void amdgpu_test_ring_sync(struct amdgpu_device *adev,  			   struct amdgpu_ring *ringA,  			   struct amdgpu_ring *ringB)  { -	struct amdgpu_fence *fence1 = NULL, *fence2 = NULL; +	struct fence *fence1 = NULL, *fence2 = NULL;  	struct amdgpu_semaphore *semaphore = NULL;  	int r; @@ -322,7 +323,7 @@ void amdgpu_test_ring_sync(struct amdgpu_device *adev,  	mdelay(1000); -	if (amdgpu_fence_signaled(fence1)) { +	if (fence_is_signaled(fence1)) {  		DRM_ERROR("Fence 1 signaled without waiting for semaphore.\n");  		goto out_cleanup;  	} @@ -335,7 +336,7 @@ void amdgpu_test_ring_sync(struct amdgpu_device *adev,  	amdgpu_semaphore_emit_signal(ringB, semaphore);  	amdgpu_ring_unlock_commit(ringB); -	r = amdgpu_fence_wait(fence1, false); +	r = fence_wait(fence1, false);  	if (r) {  		DRM_ERROR("Failed to wait for sync fence 1\n");  		goto out_cleanup; @@ -343,7 +344,7 @@ void amdgpu_test_ring_sync(struct amdgpu_device *adev,  	mdelay(1000); -	if (amdgpu_fence_signaled(fence2)) { +	if (fence_is_signaled(fence2)) {  		DRM_ERROR("Fence 2 signaled without waiting for semaphore.\n");  		goto out_cleanup;  	} @@ -356,7 +357,7 @@ void amdgpu_test_ring_sync(struct amdgpu_device *adev,  	amdgpu_semaphore_emit_signal(ringB, semaphore);  	amdgpu_ring_unlock_commit(ringB); -	r = amdgpu_fence_wait(fence2, false); +	r = fence_wait(fence2, false);  	if (r) {  		DRM_ERROR("Failed to wait for sync fence 1\n");  		goto out_cleanup; @@ -366,10 +367,10 @@ out_cleanup:  	amdgpu_semaphore_free(adev, &semaphore, NULL);  	if (fence1) -		amdgpu_fence_unref(&fence1); +		fence_put(fence1);  	if (fence2) -		amdgpu_fence_unref(&fence2); +		fence_put(fence2);  	if (r)  		printk(KERN_WARNING "Error while testing ring sync (%d).\n", r); @@ -380,7 +381,7 @@ static void amdgpu_test_ring_sync2(struct amdgpu_device *adev,  			    struct amdgpu_ring *ringB,  			    struct amdgpu_ring *ringC)  { -	struct amdgpu_fence *fenceA = NULL, *fenceB = NULL; +	struct fence *fenceA = NULL, *fenceB = NULL;  	struct amdgpu_semaphore *semaphore = NULL;  	bool sigA, sigB;  	int i, r; @@ -416,11 +417,11 @@ static void amdgpu_test_ring_sync2(struct amdgpu_device *adev,  	mdelay(1000); -	if (amdgpu_fence_signaled(fenceA)) { +	if (fence_is_signaled(fenceA)) {  		DRM_ERROR("Fence A signaled without waiting for semaphore.\n");  		goto out_cleanup;  	} -	if (amdgpu_fence_signaled(fenceB)) { +	if (fence_is_signaled(fenceB)) {  		DRM_ERROR("Fence B signaled without waiting for semaphore.\n");  		goto out_cleanup;  	} @@ -435,8 +436,8 @@ static void amdgpu_test_ring_sync2(struct amdgpu_device *adev,  	for (i = 0; i < 30; ++i) {  		mdelay(100); -		sigA = amdgpu_fence_signaled(fenceA); -		sigB = amdgpu_fence_signaled(fenceB); +		sigA = fence_is_signaled(fenceA); +		sigB = fence_is_signaled(fenceB);  		if (sigA || sigB)  			break;  	} @@ -461,12 +462,12 @@ static void amdgpu_test_ring_sync2(struct amdgpu_device *adev,  	mdelay(1000); -	r = amdgpu_fence_wait(fenceA, false); +	r = fence_wait(fenceA, false);  	if (r) {  		DRM_ERROR("Failed to wait for sync fence A\n");  		goto out_cleanup;  	} -	r = amdgpu_fence_wait(fenceB, false); +	r = fence_wait(fenceB, false);  	if (r) {  		DRM_ERROR("Failed to wait for sync fence B\n");  		goto out_cleanup; @@ -476,10 +477,10 @@ out_cleanup:  	amdgpu_semaphore_free(adev, &semaphore, NULL);  	if (fenceA) -		amdgpu_fence_unref(&fenceA); +		fence_put(fenceA);  	if (fenceB) -		amdgpu_fence_unref(&fenceB); +		fence_put(fenceB);  	if (r)  		printk(KERN_WARNING "Error while testing ring sync (%d).\n", r); diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_ttm.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_ttm.c index dd3415d2e45d..b5abd5cde413 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_ttm.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_ttm.c @@ -228,7 +228,7 @@ static int amdgpu_move_blit(struct ttm_buffer_object *bo,  	struct amdgpu_device *adev;  	struct amdgpu_ring *ring;  	uint64_t old_start, new_start; -	struct amdgpu_fence *fence; +	struct fence *fence;  	int r;  	adev = amdgpu_get_adev(bo->bdev); @@ -269,9 +269,9 @@ static int amdgpu_move_blit(struct ttm_buffer_object *bo,  			       new_mem->num_pages * PAGE_SIZE, /* bytes */  			       bo->resv, &fence);  	/* FIXME: handle copy error */ -	r = ttm_bo_move_accel_cleanup(bo, &fence->base, +	r = ttm_bo_move_accel_cleanup(bo, fence,  				      evict, no_wait_gpu, new_mem); -	amdgpu_fence_unref(&fence); +	fence_put(fence);  	return r;  } @@ -859,7 +859,8 @@ int amdgpu_ttm_init(struct amdgpu_device *adev)  	amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);  	r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true, -			     AMDGPU_GEM_DOMAIN_VRAM, 0, +			     AMDGPU_GEM_DOMAIN_VRAM, +			     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,  			     NULL, &adev->stollen_vga_memory);  	if (r) {  		return r; @@ -987,46 +988,48 @@ int amdgpu_copy_buffer(struct amdgpu_ring *ring,  		       uint64_t dst_offset,  		       uint32_t byte_count,  		       struct reservation_object *resv, -		       struct amdgpu_fence **fence) +		       struct fence **fence)  {  	struct amdgpu_device *adev = ring->adev; -	struct amdgpu_sync sync;  	uint32_t max_bytes;  	unsigned num_loops, num_dw; +	struct amdgpu_ib *ib;  	unsigned i;  	int r; -	/* sync other rings */ -	amdgpu_sync_create(&sync); -	if (resv) { -		r = amdgpu_sync_resv(adev, &sync, resv, false); -		if (r) { -			DRM_ERROR("sync failed (%d).\n", r); -			amdgpu_sync_free(adev, &sync, NULL); -			return r; -		} -	} -  	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;  	num_loops = DIV_ROUND_UP(byte_count, max_bytes);  	num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw; -	/* for fence and sync */ -	num_dw += 64 + AMDGPU_NUM_SYNCS * 8; +	/* for IB padding */ +	while (num_dw & 0x7) +		num_dw++; + +	ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL); +	if (!ib) +		return -ENOMEM; -	r = amdgpu_ring_lock(ring, num_dw); +	r = amdgpu_ib_get(ring, NULL, num_dw * 4, ib);  	if (r) { -		DRM_ERROR("ring lock failed (%d).\n", r); -		amdgpu_sync_free(adev, &sync, NULL); +		kfree(ib);  		return r;  	} -	amdgpu_sync_rings(&sync, ring); +	ib->length_dw = 0; + +	if (resv) { +		r = amdgpu_sync_resv(adev, &ib->sync, resv, +				     AMDGPU_FENCE_OWNER_UNDEFINED); +		if (r) { +			DRM_ERROR("sync failed (%d).\n", r); +			goto error_free; +		} +	}  	for (i = 0; i < num_loops; i++) {  		uint32_t cur_size_in_bytes = min(byte_count, max_bytes); -		amdgpu_emit_copy_buffer(adev, ring, src_offset, dst_offset, +		amdgpu_emit_copy_buffer(adev, ib, src_offset, dst_offset,  					cur_size_in_bytes);  		src_offset += cur_size_in_bytes; @@ -1034,17 +1037,24 @@ int amdgpu_copy_buffer(struct amdgpu_ring *ring,  		byte_count -= cur_size_in_bytes;  	} -	r = amdgpu_fence_emit(ring, AMDGPU_FENCE_OWNER_MOVE, fence); -	if (r) { -		amdgpu_ring_unlock_undo(ring); -		amdgpu_sync_free(adev, &sync, NULL); -		return r; -	} - -	amdgpu_ring_unlock_commit(ring); -	amdgpu_sync_free(adev, &sync, *fence); +	amdgpu_vm_pad_ib(adev, ib); +	WARN_ON(ib->length_dw > num_dw); +	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1, +						 &amdgpu_vm_free_job, +						 AMDGPU_FENCE_OWNER_MOVE, +						 fence); +	if (r) +		goto error_free; +	if (!amdgpu_enable_scheduler) { +		amdgpu_ib_free(adev, ib); +		kfree(ib); +	}  	return 0; +error_free: +	amdgpu_ib_free(adev, ib); +	kfree(ib); +	return r;  }  #if defined(CONFIG_DEBUG_FS) diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_uvd.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_uvd.c index 2f7a5efa21c2..2cf6c6b06e3b 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_uvd.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_uvd.c @@ -52,6 +52,7 @@  #endif  #define FIRMWARE_TONGA		"amdgpu/tonga_uvd.bin"  #define FIRMWARE_CARRIZO	"amdgpu/carrizo_uvd.bin" +#define FIRMWARE_FIJI		"amdgpu/fiji_uvd.bin"  /**   * amdgpu_uvd_cs_ctx - Command submission parser context @@ -81,6 +82,7 @@ MODULE_FIRMWARE(FIRMWARE_MULLINS);  #endif  MODULE_FIRMWARE(FIRMWARE_TONGA);  MODULE_FIRMWARE(FIRMWARE_CARRIZO); +MODULE_FIRMWARE(FIRMWARE_FIJI);  static void amdgpu_uvd_note_usage(struct amdgpu_device *adev);  static void amdgpu_uvd_idle_work_handler(struct work_struct *work); @@ -116,6 +118,9 @@ int amdgpu_uvd_sw_init(struct amdgpu_device *adev)  	case CHIP_TONGA:  		fw_name = FIRMWARE_TONGA;  		break; +	case CHIP_FIJI: +		fw_name = FIRMWARE_FIJI; +		break;  	case CHIP_CARRIZO:  		fw_name = FIRMWARE_CARRIZO;  		break; @@ -149,7 +154,9 @@ int amdgpu_uvd_sw_init(struct amdgpu_device *adev)  	bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)  		 +  AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE;  	r = amdgpu_bo_create(adev, bo_size, PAGE_SIZE, true, -			     AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &adev->uvd.vcpu_bo); +			     AMDGPU_GEM_DOMAIN_VRAM, +			     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +			     NULL, &adev->uvd.vcpu_bo);  	if (r) {  		dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);  		return r; @@ -216,31 +223,32 @@ int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)  int amdgpu_uvd_suspend(struct amdgpu_device *adev)  { -	unsigned size; -	void *ptr; -	const struct common_firmware_header *hdr; -	int i; +	struct amdgpu_ring *ring = &adev->uvd.ring; +	int i, r;  	if (adev->uvd.vcpu_bo == NULL)  		return 0; -	for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) -		if (atomic_read(&adev->uvd.handles[i])) -			break; - -	if (i == AMDGPU_MAX_UVD_HANDLES) -		return 0; +	for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) { +		uint32_t handle = atomic_read(&adev->uvd.handles[i]); +		if (handle != 0) { +			struct fence *fence; -	hdr = (const struct common_firmware_header *)adev->uvd.fw->data; +			amdgpu_uvd_note_usage(adev); -	size = amdgpu_bo_size(adev->uvd.vcpu_bo); -	size -= le32_to_cpu(hdr->ucode_size_bytes); +			r = amdgpu_uvd_get_destroy_msg(ring, handle, &fence); +			if (r) { +				DRM_ERROR("Error destroying UVD (%d)!\n", r); +				continue; +			} -	ptr = adev->uvd.cpu_addr; -	ptr += le32_to_cpu(hdr->ucode_size_bytes); +			fence_wait(fence, false); +			fence_put(fence); -	adev->uvd.saved_bo = kmalloc(size, GFP_KERNEL); -	memcpy(adev->uvd.saved_bo, ptr, size); +			adev->uvd.filp[i] = NULL; +			atomic_set(&adev->uvd.handles[i], 0); +		} +	}  	return 0;  } @@ -265,12 +273,7 @@ int amdgpu_uvd_resume(struct amdgpu_device *adev)  	ptr = adev->uvd.cpu_addr;  	ptr += le32_to_cpu(hdr->ucode_size_bytes); -	if (adev->uvd.saved_bo != NULL) { -		memcpy(ptr, adev->uvd.saved_bo, size); -		kfree(adev->uvd.saved_bo); -		adev->uvd.saved_bo = NULL; -	} else -		memset(ptr, 0, size); +	memset(ptr, 0, size);  	return 0;  } @@ -283,7 +286,7 @@ void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)  	for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {  		uint32_t handle = atomic_read(&adev->uvd.handles[i]);  		if (handle != 0 && adev->uvd.filp[i] == filp) { -			struct amdgpu_fence *fence; +			struct fence *fence;  			amdgpu_uvd_note_usage(adev); @@ -293,8 +296,8 @@ void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)  				continue;  			} -			amdgpu_fence_wait(fence, false); -			amdgpu_fence_unref(&fence); +			fence_wait(fence, false); +			fence_put(fence);  			adev->uvd.filp[i] = NULL;  			atomic_set(&adev->uvd.handles[i], 0); @@ -375,6 +378,7 @@ static int amdgpu_uvd_cs_msg_decode(uint32_t *msg, unsigned buf_sizes[])  	unsigned fs_in_mb = width_in_mb * height_in_mb;  	unsigned image_size, tmp, min_dpb_size, num_dpb_buffer; +	unsigned min_ctx_size = 0;  	image_size = width * height;  	image_size += image_size / 2; @@ -466,6 +470,8 @@ static int amdgpu_uvd_cs_msg_decode(uint32_t *msg, unsigned buf_sizes[])  		num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;  		min_dpb_size = image_size * num_dpb_buffer; +		min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16) +					   * 16 * num_dpb_buffer + 52 * 1024;  		break;  	default: @@ -486,6 +492,7 @@ static int amdgpu_uvd_cs_msg_decode(uint32_t *msg, unsigned buf_sizes[])  	buf_sizes[0x1] = dpb_size;  	buf_sizes[0x2] = image_size; +	buf_sizes[0x4] = min_ctx_size;  	return 0;  } @@ -504,28 +511,25 @@ static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,  {  	struct amdgpu_device *adev = ctx->parser->adev;  	int32_t *msg, msg_type, handle; -	struct fence *f;  	void *ptr; - -	int i, r; +	long r; +	int i;  	if (offset & 0x3F) {  		DRM_ERROR("UVD messages must be 64 byte aligned!\n");  		return -EINVAL;  	} -	f = reservation_object_get_excl(bo->tbo.resv); -	if (f) { -		r = amdgpu_fence_wait((struct amdgpu_fence *)f, false); -		if (r) { -			DRM_ERROR("Failed waiting for UVD message (%d)!\n", r); -			return r; -		} +	r = reservation_object_wait_timeout_rcu(bo->tbo.resv, true, false, +						MAX_SCHEDULE_TIMEOUT); +	if (r < 0) { +		DRM_ERROR("Failed waiting for UVD message (%ld)!\n", r); +		return r;  	}  	r = amdgpu_bo_kmap(bo, &ptr);  	if (r) { -		DRM_ERROR("Failed mapping the UVD message (%d)!\n", r); +		DRM_ERROR("Failed mapping the UVD message (%ld)!\n", r);  		return r;  	} @@ -628,6 +632,13 @@ static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)  			return -EINVAL;  		} +	} else if (cmd == 0x206) { +		if ((end - start) < ctx->buf_sizes[4]) { +			DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd, +					  (unsigned)(end - start), +					  ctx->buf_sizes[4]); +			return -EINVAL; +		}  	} else if ((cmd != 0x100) && (cmd != 0x204)) {  		DRM_ERROR("invalid UVD command %X!\n", cmd);  		return -EINVAL; @@ -755,9 +766,10 @@ int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)  	struct amdgpu_uvd_cs_ctx ctx = {};  	unsigned buf_sizes[] = {  		[0x00000000]	=	2048, -		[0x00000001]	=	32 * 1024 * 1024, -		[0x00000002]	=	2048 * 1152 * 3, +		[0x00000001]	=	0xFFFFFFFF, +		[0x00000002]	=	0xFFFFFFFF,  		[0x00000003]	=	2048, +		[0x00000004]	=	0xFFFFFFFF,  	};  	struct amdgpu_ib *ib = &parser->ibs[ib_idx];  	int r; @@ -792,14 +804,24 @@ int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)  	return 0;  } +static int amdgpu_uvd_free_job( +	struct amdgpu_job *sched_job) +{ +	amdgpu_ib_free(sched_job->adev, sched_job->ibs); +	kfree(sched_job->ibs); +	return 0; +} +  static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring,  			       struct amdgpu_bo *bo, -			       struct amdgpu_fence **fence) +			       struct fence **fence)  {  	struct ttm_validate_buffer tv;  	struct ww_acquire_ctx ticket;  	struct list_head head; -	struct amdgpu_ib ib; +	struct amdgpu_ib *ib = NULL; +	struct fence *f = NULL; +	struct amdgpu_device *adev = ring->adev;  	uint64_t addr;  	int i, r; @@ -821,34 +843,49 @@ static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring,  	r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);  	if (r)  		goto err; - -	r = amdgpu_ib_get(ring, NULL, 64, &ib); -	if (r) +	ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL); +	if (!ib) { +		r = -ENOMEM;  		goto err; +	} +	r = amdgpu_ib_get(ring, NULL, 64, ib); +	if (r) +		goto err1;  	addr = amdgpu_bo_gpu_offset(bo); -	ib.ptr[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0); -	ib.ptr[1] = addr; -	ib.ptr[2] = PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0); -	ib.ptr[3] = addr >> 32; -	ib.ptr[4] = PACKET0(mmUVD_GPCOM_VCPU_CMD, 0); -	ib.ptr[5] = 0; +	ib->ptr[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0); +	ib->ptr[1] = addr; +	ib->ptr[2] = PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0); +	ib->ptr[3] = addr >> 32; +	ib->ptr[4] = PACKET0(mmUVD_GPCOM_VCPU_CMD, 0); +	ib->ptr[5] = 0;  	for (i = 6; i < 16; ++i) -		ib.ptr[i] = PACKET2(0); -	ib.length_dw = 16; +		ib->ptr[i] = PACKET2(0); +	ib->length_dw = 16; -	r = amdgpu_ib_schedule(ring->adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED); +	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1, +						 &amdgpu_uvd_free_job, +						 AMDGPU_FENCE_OWNER_UNDEFINED, +						 &f);  	if (r) -		goto err; -	ttm_eu_fence_buffer_objects(&ticket, &head, &ib.fence->base); +		goto err2; -	if (fence) -		*fence = amdgpu_fence_ref(ib.fence); +	ttm_eu_fence_buffer_objects(&ticket, &head, f); -	amdgpu_ib_free(ring->adev, &ib); +	if (fence) +		*fence = fence_get(f);  	amdgpu_bo_unref(&bo); -	return 0; +	fence_put(f); +	if (amdgpu_enable_scheduler) +		return 0; +	amdgpu_ib_free(ring->adev, ib); +	kfree(ib); +	return 0; +err2: +	amdgpu_ib_free(ring->adev, ib); +err1: +	kfree(ib);  err:  	ttm_eu_backoff_reservation(&ticket, &head);  	return r; @@ -858,7 +895,7 @@ err:     crash the vcpu so just try to emmit a dummy create/destroy msg to     avoid this */  int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle, -			      struct amdgpu_fence **fence) +			      struct fence **fence)  {  	struct amdgpu_device *adev = ring->adev;  	struct amdgpu_bo *bo; @@ -866,7 +903,9 @@ int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,  	int r, i;  	r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true, -			     AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &bo); +			     AMDGPU_GEM_DOMAIN_VRAM, +			     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +			     NULL, &bo);  	if (r)  		return r; @@ -905,7 +944,7 @@ int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,  }  int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle, -			       struct amdgpu_fence **fence) +			       struct fence **fence)  {  	struct amdgpu_device *adev = ring->adev;  	struct amdgpu_bo *bo; @@ -913,7 +952,9 @@ int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,  	int r, i;  	r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true, -			     AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &bo); +			     AMDGPU_GEM_DOMAIN_VRAM, +			     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +			     NULL, &bo);  	if (r)  		return r; diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_uvd.h b/drivers/gpu/drm/amd/amdgpu/amdgpu_uvd.h index 2255aa710e33..1724c2c86151 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_uvd.h +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_uvd.h @@ -29,9 +29,9 @@ int amdgpu_uvd_sw_fini(struct amdgpu_device *adev);  int amdgpu_uvd_suspend(struct amdgpu_device *adev);  int amdgpu_uvd_resume(struct amdgpu_device *adev);  int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle, -			      struct amdgpu_fence **fence); +			      struct fence **fence);  int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle, -			       struct amdgpu_fence **fence); +			       struct fence **fence);  void amdgpu_uvd_free_handles(struct amdgpu_device *adev,  			     struct drm_file *filp);  int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx); diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_vce.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_vce.c index d3ca73090e39..3cab96c42aa8 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_vce.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_vce.c @@ -48,6 +48,7 @@  #endif  #define FIRMWARE_TONGA		"amdgpu/tonga_vce.bin"  #define FIRMWARE_CARRIZO	"amdgpu/carrizo_vce.bin" +#define FIRMWARE_FIJI		"amdgpu/fiji_vce.bin"  #ifdef CONFIG_DRM_AMDGPU_CIK  MODULE_FIRMWARE(FIRMWARE_BONAIRE); @@ -58,6 +59,7 @@ MODULE_FIRMWARE(FIRMWARE_MULLINS);  #endif  MODULE_FIRMWARE(FIRMWARE_TONGA);  MODULE_FIRMWARE(FIRMWARE_CARRIZO); +MODULE_FIRMWARE(FIRMWARE_FIJI);  static void amdgpu_vce_idle_work_handler(struct work_struct *work); @@ -101,6 +103,9 @@ int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)  	case CHIP_CARRIZO:  		fw_name = FIRMWARE_CARRIZO;  		break; +	case CHIP_FIJI: +		fw_name = FIRMWARE_FIJI; +		break;  	default:  		return -EINVAL; @@ -136,7 +141,9 @@ int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)  	/* allocate firmware, stack and heap BO */  	r = amdgpu_bo_create(adev, size, PAGE_SIZE, true, -			     AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &adev->vce.vcpu_bo); +			     AMDGPU_GEM_DOMAIN_VRAM, +			     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +			     NULL, &adev->vce.vcpu_bo);  	if (r) {  		dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r);  		return r; @@ -334,6 +341,14 @@ void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)  	}  } +static int amdgpu_vce_free_job( +	struct amdgpu_job *sched_job) +{ +	amdgpu_ib_free(sched_job->adev, sched_job->ibs); +	kfree(sched_job->ibs); +	return 0; +} +  /**   * amdgpu_vce_get_create_msg - generate a VCE create msg   * @@ -345,59 +360,69 @@ void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)   * Open up a stream for HW test   */  int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle, -			      struct amdgpu_fence **fence) +			      struct fence **fence)  {  	const unsigned ib_size_dw = 1024; -	struct amdgpu_ib ib; +	struct amdgpu_ib *ib = NULL; +	struct fence *f = NULL; +	struct amdgpu_device *adev = ring->adev;  	uint64_t dummy;  	int i, r; -	r = amdgpu_ib_get(ring, NULL, ib_size_dw * 4, &ib); +	ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL); +	if (!ib) +		return -ENOMEM; +	r = amdgpu_ib_get(ring, NULL, ib_size_dw * 4, ib);  	if (r) {  		DRM_ERROR("amdgpu: failed to get ib (%d).\n", r); +		kfree(ib);  		return r;  	} -	dummy = ib.gpu_addr + 1024; +	dummy = ib->gpu_addr + 1024;  	/* stitch together an VCE create msg */ -	ib.length_dw = 0; -	ib.ptr[ib.length_dw++] = 0x0000000c; /* len */ -	ib.ptr[ib.length_dw++] = 0x00000001; /* session cmd */ -	ib.ptr[ib.length_dw++] = handle; - -	ib.ptr[ib.length_dw++] = 0x00000030; /* len */ -	ib.ptr[ib.length_dw++] = 0x01000001; /* create cmd */ -	ib.ptr[ib.length_dw++] = 0x00000000; -	ib.ptr[ib.length_dw++] = 0x00000042; -	ib.ptr[ib.length_dw++] = 0x0000000a; -	ib.ptr[ib.length_dw++] = 0x00000001; -	ib.ptr[ib.length_dw++] = 0x00000080; -	ib.ptr[ib.length_dw++] = 0x00000060; -	ib.ptr[ib.length_dw++] = 0x00000100; -	ib.ptr[ib.length_dw++] = 0x00000100; -	ib.ptr[ib.length_dw++] = 0x0000000c; -	ib.ptr[ib.length_dw++] = 0x00000000; - -	ib.ptr[ib.length_dw++] = 0x00000014; /* len */ -	ib.ptr[ib.length_dw++] = 0x05000005; /* feedback buffer */ -	ib.ptr[ib.length_dw++] = upper_32_bits(dummy); -	ib.ptr[ib.length_dw++] = dummy; -	ib.ptr[ib.length_dw++] = 0x00000001; - -	for (i = ib.length_dw; i < ib_size_dw; ++i) -		ib.ptr[i] = 0x0; - -	r = amdgpu_ib_schedule(ring->adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED); -	if (r) { -		DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r); -	} - +	ib->length_dw = 0; +	ib->ptr[ib->length_dw++] = 0x0000000c; /* len */ +	ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */ +	ib->ptr[ib->length_dw++] = handle; + +	ib->ptr[ib->length_dw++] = 0x00000030; /* len */ +	ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */ +	ib->ptr[ib->length_dw++] = 0x00000000; +	ib->ptr[ib->length_dw++] = 0x00000042; +	ib->ptr[ib->length_dw++] = 0x0000000a; +	ib->ptr[ib->length_dw++] = 0x00000001; +	ib->ptr[ib->length_dw++] = 0x00000080; +	ib->ptr[ib->length_dw++] = 0x00000060; +	ib->ptr[ib->length_dw++] = 0x00000100; +	ib->ptr[ib->length_dw++] = 0x00000100; +	ib->ptr[ib->length_dw++] = 0x0000000c; +	ib->ptr[ib->length_dw++] = 0x00000000; + +	ib->ptr[ib->length_dw++] = 0x00000014; /* len */ +	ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */ +	ib->ptr[ib->length_dw++] = upper_32_bits(dummy); +	ib->ptr[ib->length_dw++] = dummy; +	ib->ptr[ib->length_dw++] = 0x00000001; + +	for (i = ib->length_dw; i < ib_size_dw; ++i) +		ib->ptr[i] = 0x0; + +	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1, +						 &amdgpu_vce_free_job, +						 AMDGPU_FENCE_OWNER_UNDEFINED, +						 &f); +	if (r) +		goto err;  	if (fence) -		*fence = amdgpu_fence_ref(ib.fence); - -	amdgpu_ib_free(ring->adev, &ib); - +		*fence = fence_get(f); +	fence_put(f); +	if (amdgpu_enable_scheduler) +		return 0; +err: +	amdgpu_ib_free(adev, ib); +	kfree(ib);  	return r;  } @@ -412,49 +437,59 @@ int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,   * Close up a stream for HW test or if userspace failed to do so   */  int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle, -			       struct amdgpu_fence **fence) +			       struct fence **fence)  {  	const unsigned ib_size_dw = 1024; -	struct amdgpu_ib ib; +	struct amdgpu_ib *ib = NULL; +	struct fence *f = NULL; +	struct amdgpu_device *adev = ring->adev;  	uint64_t dummy;  	int i, r; -	r = amdgpu_ib_get(ring, NULL, ib_size_dw * 4, &ib); +	ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL); +	if (!ib) +		return -ENOMEM; + +	r = amdgpu_ib_get(ring, NULL, ib_size_dw * 4, ib);  	if (r) { +		kfree(ib);  		DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);  		return r;  	} -	dummy = ib.gpu_addr + 1024; +	dummy = ib->gpu_addr + 1024;  	/* stitch together an VCE destroy msg */ -	ib.length_dw = 0; -	ib.ptr[ib.length_dw++] = 0x0000000c; /* len */ -	ib.ptr[ib.length_dw++] = 0x00000001; /* session cmd */ -	ib.ptr[ib.length_dw++] = handle; - -	ib.ptr[ib.length_dw++] = 0x00000014; /* len */ -	ib.ptr[ib.length_dw++] = 0x05000005; /* feedback buffer */ -	ib.ptr[ib.length_dw++] = upper_32_bits(dummy); -	ib.ptr[ib.length_dw++] = dummy; -	ib.ptr[ib.length_dw++] = 0x00000001; - -	ib.ptr[ib.length_dw++] = 0x00000008; /* len */ -	ib.ptr[ib.length_dw++] = 0x02000001; /* destroy cmd */ - -	for (i = ib.length_dw; i < ib_size_dw; ++i) -		ib.ptr[i] = 0x0; - -	r = amdgpu_ib_schedule(ring->adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED); -	if (r) { -		DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r); -	} - +	ib->length_dw = 0; +	ib->ptr[ib->length_dw++] = 0x0000000c; /* len */ +	ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */ +	ib->ptr[ib->length_dw++] = handle; + +	ib->ptr[ib->length_dw++] = 0x00000014; /* len */ +	ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */ +	ib->ptr[ib->length_dw++] = upper_32_bits(dummy); +	ib->ptr[ib->length_dw++] = dummy; +	ib->ptr[ib->length_dw++] = 0x00000001; + +	ib->ptr[ib->length_dw++] = 0x00000008; /* len */ +	ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */ + +	for (i = ib->length_dw; i < ib_size_dw; ++i) +		ib->ptr[i] = 0x0; +	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1, +						 &amdgpu_vce_free_job, +						 AMDGPU_FENCE_OWNER_UNDEFINED, +						 &f); +	if (r) +		goto err;  	if (fence) -		*fence = amdgpu_fence_ref(ib.fence); - -	amdgpu_ib_free(ring->adev, &ib); - +		*fence = fence_get(f); +	fence_put(f); +	if (amdgpu_enable_scheduler) +		return 0; +err: +	amdgpu_ib_free(adev, ib); +	kfree(ib);  	return r;  } @@ -800,9 +835,13 @@ int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring)   */  int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring)  { -	struct amdgpu_fence *fence = NULL; +	struct fence *fence = NULL;  	int r; +	/* skip vce ring1 ib test for now, since it's not reliable */ +	if (ring == &ring->adev->vce.ring[1]) +		return 0; +  	r = amdgpu_vce_get_create_msg(ring, 1, NULL);  	if (r) {  		DRM_ERROR("amdgpu: failed to get create msg (%d).\n", r); @@ -815,13 +854,13 @@ int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring)  		goto error;  	} -	r = amdgpu_fence_wait(fence, false); +	r = fence_wait(fence, false);  	if (r) {  		DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);  	} else {  		DRM_INFO("ib test on ring %d succeeded\n", ring->idx);  	}  error: -	amdgpu_fence_unref(&fence); +	fence_put(fence);  	return r;  } diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_vce.h b/drivers/gpu/drm/amd/amdgpu/amdgpu_vce.h index 7ccdb5927da5..ba2da8ee5906 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_vce.h +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_vce.h @@ -29,9 +29,9 @@ int amdgpu_vce_sw_fini(struct amdgpu_device *adev);  int amdgpu_vce_suspend(struct amdgpu_device *adev);  int amdgpu_vce_resume(struct amdgpu_device *adev);  int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle, -			      struct amdgpu_fence **fence); +			      struct fence **fence);  int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle, -			       struct amdgpu_fence **fence); +			       struct fence **fence);  void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp);  int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx);  bool amdgpu_vce_ring_emit_semaphore(struct amdgpu_ring *ring, diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c index 9a4e3b63f1cb..f68b7cdc370a 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c @@ -127,16 +127,16 @@ struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,  /**   * amdgpu_vm_grab_id - allocate the next free VMID   * - * @ring: ring we want to submit job to   * @vm: vm to allocate id for + * @ring: ring we want to submit job to + * @sync: sync object where we add dependencies   * - * Allocate an id for the vm (cayman+). - * Returns the fence we need to sync to (if any). + * Allocate an id for the vm, adding fences to the sync obj as necessary.   * - * Global and local mutex must be locked! + * Global mutex must be locked!   */ -struct amdgpu_fence *amdgpu_vm_grab_id(struct amdgpu_ring *ring, -				       struct amdgpu_vm *vm) +int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring, +		      struct amdgpu_sync *sync)  {  	struct amdgpu_fence *best[AMDGPU_MAX_RINGS] = {};  	struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx]; @@ -148,7 +148,7 @@ struct amdgpu_fence *amdgpu_vm_grab_id(struct amdgpu_ring *ring,  	/* check if the id is still valid */  	if (vm_id->id && vm_id->last_id_use &&  	    vm_id->last_id_use == adev->vm_manager.active[vm_id->id]) -		return NULL; +		return 0;  	/* we definately need to flush */  	vm_id->pd_gpu_addr = ~0ll; @@ -161,7 +161,7 @@ struct amdgpu_fence *amdgpu_vm_grab_id(struct amdgpu_ring *ring,  			/* found a free one */  			vm_id->id = i;  			trace_amdgpu_vm_grab_id(i, ring->idx); -			return NULL; +			return 0;  		}  		if (amdgpu_fence_is_earlier(fence, best[fence->ring->idx])) { @@ -172,15 +172,19 @@ struct amdgpu_fence *amdgpu_vm_grab_id(struct amdgpu_ring *ring,  	for (i = 0; i < 2; ++i) {  		if (choices[i]) { +			struct amdgpu_fence *fence; + +			fence  = adev->vm_manager.active[choices[i]];  			vm_id->id = choices[i]; +  			trace_amdgpu_vm_grab_id(choices[i], ring->idx); -			return adev->vm_manager.active[choices[i]]; +			return amdgpu_sync_fence(ring->adev, sync, &fence->base);  		}  	}  	/* should never happen */  	BUG(); -	return NULL; +	return -EINVAL;  }  /** @@ -196,17 +200,29 @@ struct amdgpu_fence *amdgpu_vm_grab_id(struct amdgpu_ring *ring,   */  void amdgpu_vm_flush(struct amdgpu_ring *ring,  		     struct amdgpu_vm *vm, -		     struct amdgpu_fence *updates) +		     struct fence *updates)  {  	uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);  	struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx]; +	struct fence *flushed_updates = vm_id->flushed_updates; +	bool is_earlier = false; -	if (pd_addr != vm_id->pd_gpu_addr || !vm_id->flushed_updates || -	    amdgpu_fence_is_earlier(vm_id->flushed_updates, updates)) { +	if (flushed_updates && updates) { +		BUG_ON(flushed_updates->context != updates->context); +		is_earlier = (updates->seqno - flushed_updates->seqno <= +			      INT_MAX) ? true : false; +	} + +	if (pd_addr != vm_id->pd_gpu_addr || !flushed_updates || +	    is_earlier) {  		trace_amdgpu_vm_flush(pd_addr, ring->idx, vm_id->id); -		amdgpu_fence_unref(&vm_id->flushed_updates); -		vm_id->flushed_updates = amdgpu_fence_ref(updates); +		if (is_earlier) { +			vm_id->flushed_updates = fence_get(updates); +			fence_put(flushed_updates); +		} +		if (!flushed_updates) +			vm_id->flushed_updates = fence_get(updates);  		vm_id->pd_gpu_addr = pd_addr;  		amdgpu_ring_emit_vm_flush(ring, vm_id->id, vm_id->pd_gpu_addr);  	} @@ -300,6 +316,15 @@ static void amdgpu_vm_update_pages(struct amdgpu_device *adev,  	}  } +int amdgpu_vm_free_job(struct amdgpu_job *sched_job) +{ +	int i; +	for (i = 0; i < sched_job->num_ibs; i++) +		amdgpu_ib_free(sched_job->adev, &sched_job->ibs[i]); +	kfree(sched_job->ibs); +	return 0; +} +  /**   * amdgpu_vm_clear_bo - initially clear the page dir/table   * @@ -310,7 +335,8 @@ static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,  			      struct amdgpu_bo *bo)  {  	struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring; -	struct amdgpu_ib ib; +	struct fence *fence = NULL; +	struct amdgpu_ib *ib;  	unsigned entries;  	uint64_t addr;  	int r; @@ -330,24 +356,33 @@ static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,  	addr = amdgpu_bo_gpu_offset(bo);  	entries = amdgpu_bo_size(bo) / 8; -	r = amdgpu_ib_get(ring, NULL, entries * 2 + 64, &ib); -	if (r) +	ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL); +	if (!ib)  		goto error_unreserve; -	ib.length_dw = 0; - -	amdgpu_vm_update_pages(adev, &ib, addr, 0, entries, 0, 0, 0); -	amdgpu_vm_pad_ib(adev, &ib); -	WARN_ON(ib.length_dw > 64); - -	r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_VM); +	r = amdgpu_ib_get(ring, NULL, entries * 2 + 64, ib);  	if (r)  		goto error_free; -	amdgpu_bo_fence(bo, ib.fence, true); - +	ib->length_dw = 0; + +	amdgpu_vm_update_pages(adev, ib, addr, 0, entries, 0, 0, 0); +	amdgpu_vm_pad_ib(adev, ib); +	WARN_ON(ib->length_dw > 64); +	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1, +						 &amdgpu_vm_free_job, +						 AMDGPU_FENCE_OWNER_VM, +						 &fence); +	if (!r) +		amdgpu_bo_fence(bo, fence, true); +	fence_put(fence); +	if (amdgpu_enable_scheduler) { +		amdgpu_bo_unreserve(bo); +		return 0; +	}  error_free: -	amdgpu_ib_free(adev, &ib); +	amdgpu_ib_free(adev, ib); +	kfree(ib);  error_unreserve:  	amdgpu_bo_unreserve(bo); @@ -400,7 +435,9 @@ int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,  	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;  	uint64_t last_pde = ~0, last_pt = ~0;  	unsigned count = 0, pt_idx, ndw; -	struct amdgpu_ib ib; +	struct amdgpu_ib *ib; +	struct fence *fence = NULL; +  	int r;  	/* padding, etc. */ @@ -413,10 +450,14 @@ int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,  	if (ndw > 0xfffff)  		return -ENOMEM; -	r = amdgpu_ib_get(ring, NULL, ndw * 4, &ib); +	ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL); +	if (!ib) +		return -ENOMEM; + +	r = amdgpu_ib_get(ring, NULL, ndw * 4, ib);  	if (r)  		return r; -	ib.length_dw = 0; +	ib->length_dw = 0;  	/* walk over the address space and update the page directory */  	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) { @@ -436,7 +477,7 @@ int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,  		    ((last_pt + incr * count) != pt)) {  			if (count) { -				amdgpu_vm_update_pages(adev, &ib, last_pde, +				amdgpu_vm_update_pages(adev, ib, last_pde,  						       last_pt, count, incr,  						       AMDGPU_PTE_VALID, 0);  			} @@ -450,23 +491,37 @@ int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,  	}  	if (count) -		amdgpu_vm_update_pages(adev, &ib, last_pde, last_pt, count, +		amdgpu_vm_update_pages(adev, ib, last_pde, last_pt, count,  				       incr, AMDGPU_PTE_VALID, 0); -	if (ib.length_dw != 0) { -		amdgpu_vm_pad_ib(adev, &ib); -		amdgpu_sync_resv(adev, &ib.sync, pd->tbo.resv, AMDGPU_FENCE_OWNER_VM); -		WARN_ON(ib.length_dw > ndw); -		r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_VM); -		if (r) { -			amdgpu_ib_free(adev, &ib); -			return r; -		} -		amdgpu_bo_fence(pd, ib.fence, true); +	if (ib->length_dw != 0) { +		amdgpu_vm_pad_ib(adev, ib); +		amdgpu_sync_resv(adev, &ib->sync, pd->tbo.resv, AMDGPU_FENCE_OWNER_VM); +		WARN_ON(ib->length_dw > ndw); +		r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1, +							 &amdgpu_vm_free_job, +							 AMDGPU_FENCE_OWNER_VM, +							 &fence); +		if (r) +			goto error_free; + +		amdgpu_bo_fence(pd, fence, true); +		fence_put(vm->page_directory_fence); +		vm->page_directory_fence = fence_get(fence); +		fence_put(fence); +	} + +	if (!amdgpu_enable_scheduler || ib->length_dw == 0) { +		amdgpu_ib_free(adev, ib); +		kfree(ib);  	} -	amdgpu_ib_free(adev, &ib);  	return 0; + +error_free: +	amdgpu_ib_free(adev, ib); +	kfree(ib); +	return r;  }  /** @@ -572,9 +627,14 @@ static int amdgpu_vm_update_ptes(struct amdgpu_device *adev,  {  	uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;  	uint64_t last_pte = ~0, last_dst = ~0; +	void *owner = AMDGPU_FENCE_OWNER_VM;  	unsigned count = 0;  	uint64_t addr; +	/* sync to everything on unmapping */ +	if (!(flags & AMDGPU_PTE_VALID)) +		owner = AMDGPU_FENCE_OWNER_UNDEFINED; +  	/* walk over the address space and update the page tables */  	for (addr = start; addr < end; ) {  		uint64_t pt_idx = addr >> amdgpu_vm_block_size; @@ -583,8 +643,7 @@ static int amdgpu_vm_update_ptes(struct amdgpu_device *adev,  		uint64_t pte;  		int r; -		amdgpu_sync_resv(adev, &ib->sync, pt->tbo.resv, -				 AMDGPU_FENCE_OWNER_VM); +		amdgpu_sync_resv(adev, &ib->sync, pt->tbo.resv, owner);  		r = reservation_object_reserve_shared(pt->tbo.resv);  		if (r)  			return r; @@ -640,7 +699,7 @@ static int amdgpu_vm_update_ptes(struct amdgpu_device *adev,   */  static void amdgpu_vm_fence_pts(struct amdgpu_vm *vm,  				uint64_t start, uint64_t end, -				struct amdgpu_fence *fence) +				struct fence *fence)  {  	unsigned i; @@ -670,12 +729,13 @@ static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,  				       struct amdgpu_vm *vm,  				       struct amdgpu_bo_va_mapping *mapping,  				       uint64_t addr, uint32_t gtt_flags, -				       struct amdgpu_fence **fence) +				       struct fence **fence)  {  	struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;  	unsigned nptes, ncmds, ndw;  	uint32_t flags = gtt_flags; -	struct amdgpu_ib ib; +	struct amdgpu_ib *ib; +	struct fence *f = NULL;  	int r;  	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here @@ -722,46 +782,54 @@ static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,  	if (ndw > 0xfffff)  		return -ENOMEM; -	r = amdgpu_ib_get(ring, NULL, ndw * 4, &ib); -	if (r) -		return r; -	ib.length_dw = 0; - -	if (!(flags & AMDGPU_PTE_VALID)) { -		unsigned i; +	ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL); +	if (!ib) +		return -ENOMEM; -		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { -			struct amdgpu_fence *f = vm->ids[i].last_id_use; -			amdgpu_sync_fence(&ib.sync, f); -		} +	r = amdgpu_ib_get(ring, NULL, ndw * 4, ib); +	if (r) { +		kfree(ib); +		return r;  	} -	r = amdgpu_vm_update_ptes(adev, vm, &ib, mapping->it.start, +	ib->length_dw = 0; + +	r = amdgpu_vm_update_ptes(adev, vm, ib, mapping->it.start,  				  mapping->it.last + 1, addr + mapping->offset,  				  flags, gtt_flags);  	if (r) { -		amdgpu_ib_free(adev, &ib); +		amdgpu_ib_free(adev, ib); +		kfree(ib);  		return r;  	} -	amdgpu_vm_pad_ib(adev, &ib); -	WARN_ON(ib.length_dw > ndw); +	amdgpu_vm_pad_ib(adev, ib); +	WARN_ON(ib->length_dw > ndw); +	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1, +						 &amdgpu_vm_free_job, +						 AMDGPU_FENCE_OWNER_VM, +						 &f); +	if (r) +		goto error_free; -	r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_VM); -	if (r) { -		amdgpu_ib_free(adev, &ib); -		return r; -	}  	amdgpu_vm_fence_pts(vm, mapping->it.start, -			    mapping->it.last + 1, ib.fence); +			    mapping->it.last + 1, f);  	if (fence) { -		amdgpu_fence_unref(fence); -		*fence = amdgpu_fence_ref(ib.fence); +		fence_put(*fence); +		*fence = fence_get(f); +	} +	fence_put(f); +	if (!amdgpu_enable_scheduler) { +		amdgpu_ib_free(adev, ib); +		kfree(ib);  	} -	amdgpu_ib_free(adev, &ib); -  	return 0; + +error_free: +	amdgpu_ib_free(adev, ib); +	kfree(ib); +	return r;  }  /** @@ -794,21 +862,25 @@ int amdgpu_vm_bo_update(struct amdgpu_device *adev,  		addr = 0;  	} -	if (addr == bo_va->addr) -		return 0; -  	flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem); -	list_for_each_entry(mapping, &bo_va->mappings, list) { +	spin_lock(&vm->status_lock); +	if (!list_empty(&bo_va->vm_status)) +		list_splice_init(&bo_va->valids, &bo_va->invalids); +	spin_unlock(&vm->status_lock); + +	list_for_each_entry(mapping, &bo_va->invalids, list) {  		r = amdgpu_vm_bo_update_mapping(adev, vm, mapping, addr,  						flags, &bo_va->last_pt_update);  		if (r)  			return r;  	} -	bo_va->addr = addr;  	spin_lock(&vm->status_lock); +	list_splice_init(&bo_va->invalids, &bo_va->valids);  	list_del_init(&bo_va->vm_status); +	if (!mem) +		list_add(&bo_va->vm_status, &vm->cleared);  	spin_unlock(&vm->status_lock);  	return 0; @@ -861,7 +933,7 @@ int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,  			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)  {  	struct amdgpu_bo_va *bo_va = NULL; -	int r; +	int r = 0;  	spin_lock(&vm->status_lock);  	while (!list_empty(&vm->invalidated)) { @@ -878,8 +950,9 @@ int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,  	spin_unlock(&vm->status_lock);  	if (bo_va) -		amdgpu_sync_fence(sync, bo_va->last_pt_update); -	return 0; +		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update); + +	return r;  }  /** @@ -907,10 +980,10 @@ struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,  	}  	bo_va->vm = vm;  	bo_va->bo = bo; -	bo_va->addr = 0;  	bo_va->ref_count = 1;  	INIT_LIST_HEAD(&bo_va->bo_list); -	INIT_LIST_HEAD(&bo_va->mappings); +	INIT_LIST_HEAD(&bo_va->valids); +	INIT_LIST_HEAD(&bo_va->invalids);  	INIT_LIST_HEAD(&bo_va->vm_status);  	mutex_lock(&vm->mutex); @@ -999,12 +1072,10 @@ int amdgpu_vm_bo_map(struct amdgpu_device *adev,  	mapping->offset = offset;  	mapping->flags = flags; -	list_add(&mapping->list, &bo_va->mappings); +	list_add(&mapping->list, &bo_va->invalids);  	interval_tree_insert(&mapping->it, &vm->va);  	trace_amdgpu_vm_bo_map(bo_va, mapping); -	bo_va->addr = 0; -  	/* Make sure the page tables are allocated */  	saddr >>= amdgpu_vm_block_size;  	eaddr >>= amdgpu_vm_block_size; @@ -1028,7 +1099,9 @@ int amdgpu_vm_bo_map(struct amdgpu_device *adev,  		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,  				     AMDGPU_GPU_PAGE_SIZE, true, -				     AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &pt); +				     AMDGPU_GEM_DOMAIN_VRAM, +				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS, +				     NULL, &pt);  		if (r)  			goto error_free; @@ -1085,17 +1158,27 @@ int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,  {  	struct amdgpu_bo_va_mapping *mapping;  	struct amdgpu_vm *vm = bo_va->vm; +	bool valid = true;  	saddr /= AMDGPU_GPU_PAGE_SIZE; -	list_for_each_entry(mapping, &bo_va->mappings, list) { +	list_for_each_entry(mapping, &bo_va->valids, list) {  		if (mapping->it.start == saddr)  			break;  	} -	if (&mapping->list == &bo_va->mappings) { -		amdgpu_bo_unreserve(bo_va->bo); -		return -ENOENT; +	if (&mapping->list == &bo_va->valids) { +		valid = false; + +		list_for_each_entry(mapping, &bo_va->invalids, list) { +			if (mapping->it.start == saddr) +				break; +		} + +		if (&mapping->list == &bo_va->invalids) { +			amdgpu_bo_unreserve(bo_va->bo); +			return -ENOENT; +		}  	}  	mutex_lock(&vm->mutex); @@ -1103,12 +1186,10 @@ int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,  	interval_tree_remove(&mapping->it, &vm->va);  	trace_amdgpu_vm_bo_unmap(bo_va, mapping); -	if (bo_va->addr) { -		/* clear the old address */ +	if (valid)  		list_add(&mapping->list, &vm->freed); -	} else { +	else  		kfree(mapping); -	}  	mutex_unlock(&vm->mutex);  	amdgpu_bo_unreserve(bo_va->bo); @@ -1139,16 +1220,19 @@ void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,  	list_del(&bo_va->vm_status);  	spin_unlock(&vm->status_lock); -	list_for_each_entry_safe(mapping, next, &bo_va->mappings, list) { +	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {  		list_del(&mapping->list);  		interval_tree_remove(&mapping->it, &vm->va);  		trace_amdgpu_vm_bo_unmap(bo_va, mapping); -		if (bo_va->addr) -			list_add(&mapping->list, &vm->freed); -		else -			kfree(mapping); +		list_add(&mapping->list, &vm->freed); +	} +	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) { +		list_del(&mapping->list); +		interval_tree_remove(&mapping->it, &vm->va); +		kfree(mapping);  	} -	amdgpu_fence_unref(&bo_va->last_pt_update); + +	fence_put(bo_va->last_pt_update);  	kfree(bo_va);  	mutex_unlock(&vm->mutex); @@ -1169,12 +1253,10 @@ void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,  	struct amdgpu_bo_va *bo_va;  	list_for_each_entry(bo_va, &bo->va, bo_list) { -		if (bo_va->addr) { -			spin_lock(&bo_va->vm->status_lock); -			list_del(&bo_va->vm_status); +		spin_lock(&bo_va->vm->status_lock); +		if (list_empty(&bo_va->vm_status))  			list_add(&bo_va->vm_status, &bo_va->vm->invalidated); -			spin_unlock(&bo_va->vm->status_lock); -		} +		spin_unlock(&bo_va->vm->status_lock);  	}  } @@ -1202,6 +1284,7 @@ int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)  	vm->va = RB_ROOT;  	spin_lock_init(&vm->status_lock);  	INIT_LIST_HEAD(&vm->invalidated); +	INIT_LIST_HEAD(&vm->cleared);  	INIT_LIST_HEAD(&vm->freed);  	pd_size = amdgpu_vm_directory_size(adev); @@ -1215,8 +1298,11 @@ int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)  		return -ENOMEM;  	} +	vm->page_directory_fence = NULL; +  	r = amdgpu_bo_create(adev, pd_size, align, true, -			     AMDGPU_GEM_DOMAIN_VRAM, 0, +			     AMDGPU_GEM_DOMAIN_VRAM, +			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS,  			     NULL, &vm->page_directory);  	if (r)  		return r; @@ -1263,9 +1349,10 @@ void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)  	kfree(vm->page_tables);  	amdgpu_bo_unref(&vm->page_directory); +	fence_put(vm->page_directory_fence);  	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { -		amdgpu_fence_unref(&vm->ids[i].flushed_updates); +		fence_put(vm->ids[i].flushed_updates);  		amdgpu_fence_unref(&vm->ids[i].last_id_use);  	} diff --git a/drivers/gpu/drm/amd/amdgpu/atom-bits.h b/drivers/gpu/drm/amd/amdgpu/atom-bits.h deleted file mode 100644 index e8fae5c77514..000000000000 --- a/drivers/gpu/drm/amd/amdgpu/atom-bits.h +++ /dev/null @@ -1,48 +0,0 @@ -/* - * Copyright 2008 Advanced Micro Devices, Inc. - * - * Permission is hereby granted, free of charge, to any person obtaining a - * copy of this software and associated documentation files (the "Software"), - * to deal in the Software without restriction, including without limitation - * the rights to use, copy, modify, merge, publish, distribute, sublicense, - * and/or sell copies of the Software, and to permit persons to whom the - * Software is furnished to do so, subject to the following conditions: - * - * The above copyright notice and this permission notice shall be included in - * all copies or substantial portions of the Software. - * - * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR - * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, - * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL - * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR - * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, - * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR - * OTHER DEALINGS IN THE SOFTWARE. - * - * Author: Stanislaw Skowronek - */ - -#ifndef ATOM_BITS_H -#define ATOM_BITS_H - -static inline uint8_t get_u8(void *bios, int ptr) -{ -    return ((unsigned char *)bios)[ptr]; -} -#define U8(ptr) get_u8(ctx->ctx->bios, (ptr)) -#define CU8(ptr) get_u8(ctx->bios, (ptr)) -static inline uint16_t get_u16(void *bios, int ptr) -{ -    return get_u8(bios ,ptr)|(((uint16_t)get_u8(bios, ptr+1))<<8); -} -#define U16(ptr) get_u16(ctx->ctx->bios, (ptr)) -#define CU16(ptr) get_u16(ctx->bios, (ptr)) -static inline uint32_t get_u32(void *bios, int ptr) -{ -    return get_u16(bios, ptr)|(((uint32_t)get_u16(bios, ptr+2))<<16); -} -#define U32(ptr) get_u32(ctx->ctx->bios, (ptr)) -#define CU32(ptr) get_u32(ctx->bios, (ptr)) -#define CSTR(ptr) (((char *)(ctx->bios))+(ptr)) - -#endif diff --git a/drivers/gpu/drm/amd/amdgpu/atom-names.h b/drivers/gpu/drm/amd/amdgpu/atom-names.h deleted file mode 100644 index 6f907a5ffa5f..000000000000 --- a/drivers/gpu/drm/amd/amdgpu/atom-names.h +++ /dev/null @@ -1,100 +0,0 @@ -/* - * Copyright 2008 Advanced Micro Devices, Inc. - * - * Permission is hereby granted, free of charge, to any person obtaining a - * copy of this software and associated documentation files (the "Software"), - * to deal in the Software without restriction, including without limitation - * the rights to use, copy, modify, merge, publish, distribute, sublicense, - * and/or sell copies of the Software, and to permit persons to whom the - * Software is furnished to do so, subject to the following conditions: - * - * The above copyright notice and this permission notice shall be included in - * all copies or substantial portions of the Software. - * - * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR - * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, - * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL - * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR - * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, - * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR - * OTHER DEALINGS IN THE SOFTWARE. - * - * Author: Stanislaw Skowronek - */ - -#ifndef ATOM_NAMES_H -#define ATOM_NAMES_H - -#include "atom.h" - -#ifdef ATOM_DEBUG - -#define ATOM_OP_NAMES_CNT 123 -static char *atom_op_names[ATOM_OP_NAMES_CNT] = { -"RESERVED", "MOVE_REG", "MOVE_PS", "MOVE_WS", "MOVE_FB", "MOVE_PLL", -"MOVE_MC", "AND_REG", "AND_PS", "AND_WS", "AND_FB", "AND_PLL", "AND_MC", -"OR_REG", "OR_PS", "OR_WS", "OR_FB", "OR_PLL", "OR_MC", "SHIFT_LEFT_REG", -"SHIFT_LEFT_PS", "SHIFT_LEFT_WS", "SHIFT_LEFT_FB", "SHIFT_LEFT_PLL", -"SHIFT_LEFT_MC", "SHIFT_RIGHT_REG", "SHIFT_RIGHT_PS", "SHIFT_RIGHT_WS", -"SHIFT_RIGHT_FB", "SHIFT_RIGHT_PLL", "SHIFT_RIGHT_MC", "MUL_REG", -"MUL_PS", "MUL_WS", "MUL_FB", "MUL_PLL", "MUL_MC", "DIV_REG", "DIV_PS", -"DIV_WS", "DIV_FB", "DIV_PLL", "DIV_MC", "ADD_REG", "ADD_PS", "ADD_WS", -"ADD_FB", "ADD_PLL", "ADD_MC", "SUB_REG", "SUB_PS", "SUB_WS", "SUB_FB", -"SUB_PLL", "SUB_MC", "SET_ATI_PORT", "SET_PCI_PORT", "SET_SYS_IO_PORT", -"SET_REG_BLOCK", "SET_FB_BASE", "COMPARE_REG", "COMPARE_PS", -"COMPARE_WS", "COMPARE_FB", "COMPARE_PLL", "COMPARE_MC", "SWITCH", -"JUMP", "JUMP_EQUAL", "JUMP_BELOW", "JUMP_ABOVE", "JUMP_BELOW_OR_EQUAL", -"JUMP_ABOVE_OR_EQUAL", "JUMP_NOT_EQUAL", "TEST_REG", "TEST_PS", "TEST_WS", -"TEST_FB", "TEST_PLL", "TEST_MC", "DELAY_MILLISEC", "DELAY_MICROSEC", -"CALL_TABLE", "REPEAT", "CLEAR_REG", "CLEAR_PS", "CLEAR_WS", "CLEAR_FB", -"CLEAR_PLL", "CLEAR_MC", "NOP", "EOT", "MASK_REG", "MASK_PS", "MASK_WS", -"MASK_FB", "MASK_PLL", "MASK_MC", "POST_CARD", "BEEP", "SAVE_REG", -"RESTORE_REG", "SET_DATA_BLOCK", "XOR_REG", "XOR_PS", "XOR_WS", "XOR_FB", -"XOR_PLL", "XOR_MC", "SHL_REG", "SHL_PS", "SHL_WS", "SHL_FB", "SHL_PLL", -"SHL_MC", "SHR_REG", "SHR_PS", "SHR_WS", "SHR_FB", "SHR_PLL", "SHR_MC", -"DEBUG", "CTB_DS", -}; - -#define ATOM_TABLE_NAMES_CNT 74 -static char *atom_table_names[ATOM_TABLE_NAMES_CNT] = { -"ASIC_Init", "GetDisplaySurfaceSize", "ASIC_RegistersInit", -"VRAM_BlockVenderDetection", "SetClocksRatio", "MemoryControllerInit", -"GPIO_PinInit", "MemoryParamAdjust", "DVOEncoderControl", -"GPIOPinControl", "SetEngineClock", "SetMemoryClock", "SetPixelClock", -"DynamicClockGating", "ResetMemoryDLL", "ResetMemoryDevice", -"MemoryPLLInit", "EnableMemorySelfRefresh", "AdjustMemoryController", -"EnableASIC_StaticPwrMgt", "ASIC_StaticPwrMgtStatusChange", -"DAC_LoadDetection", "TMDS2EncoderControl", "LCD1OutputControl", -"DAC1EncoderControl", "DAC2EncoderControl", "DVOOutputControl", -"CV1OutputControl", "SetCRTC_DPM_State", "TVEncoderControl", -"TMDS1EncoderControl", "LVDSEncoderControl", "TV1OutputControl", -"EnableScaler", "BlankCRTC", "EnableCRTC", "GetPixelClock", -"EnableVGA_Render", "EnableVGA_Access", "SetCRTC_Timing", -"SetCRTC_OverScan", "SetCRTC_Replication", "SelectCRTC_Source", -"EnableGraphSurfaces", "UpdateCRTC_DoubleBufferRegisters", -"LUT_AutoFill", "EnableHW_IconCursor", "GetMemoryClock", -"GetEngineClock", "SetCRTC_UsingDTDTiming", "TVBootUpStdPinDetection", -"DFP2OutputControl", "VRAM_BlockDetectionByStrap", "MemoryCleanUp", -"ReadEDIDFromHWAssistedI2C", "WriteOneByteToHWAssistedI2C", -"ReadHWAssistedI2CStatus", "SpeedFanControl", "PowerConnectorDetection", -"MC_Synchronization", "ComputeMemoryEnginePLL", "MemoryRefreshConversion", -"VRAM_GetCurrentInfoBlock", "DynamicMemorySettings", "MemoryTraining", -"EnableLVDS_SS", "DFP1OutputControl", "SetVoltage", "CRT1OutputControl", -"CRT2OutputControl", "SetupHWAssistedI2CStatus", "ClockSource", -"MemoryDeviceInit", "EnableYUV", -}; - -#define ATOM_IO_NAMES_CNT 5 -static char *atom_io_names[ATOM_IO_NAMES_CNT] = { -"MM", "PLL", "MC", "PCIE", "PCIE PORT", -}; - -#else - -#define ATOM_OP_NAMES_CNT 0 -#define ATOM_TABLE_NAMES_CNT 0 -#define ATOM_IO_NAMES_CNT 0 - -#endif - -#endif diff --git a/drivers/gpu/drm/amd/amdgpu/atombios.h b/drivers/gpu/drm/amd/amdgpu/atombios.h deleted file mode 100644 index 44c5d4a4d1bf..000000000000 --- a/drivers/gpu/drm/amd/amdgpu/atombios.h +++ /dev/null @@ -1,8555 +0,0 @@ -/* - * Copyright 2006-2007 Advanced Micro Devices, Inc. - * - * Permission is hereby granted, free of charge, to any person obtaining a - * copy of this software and associated documentation files (the "Software"), - * to deal in the Software without restriction, including without limitation - * the rights to use, copy, modify, merge, publish, distribute, sublicense, - * and/or sell copies of the Software, and to permit persons to whom the - * Software is furnished to do so, subject to the following conditions: - * - * The above copyright notice and this permission notice shall be included in - * all copies or substantial portions of the Software. - * - * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR - * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, - * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL - * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR - * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, - * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR - * OTHER DEALINGS IN THE SOFTWARE. - */ - - -/****************************************************************************/ -/*Portion I: Definitions  shared between VBIOS and Driver                   */ -/****************************************************************************/ - -#ifndef _ATOMBIOS_H -#define _ATOMBIOS_H - -#define ATOM_VERSION_MAJOR                   0x00020000 -#define ATOM_VERSION_MINOR                   0x00000002 - -#define ATOM_HEADER_VERSION (ATOM_VERSION_MAJOR | ATOM_VERSION_MINOR) - -/* Endianness should be specified before inclusion, - * default to little endian - */ -#ifndef ATOM_BIG_ENDIAN -#error Endian not specified -#endif - -#ifdef _H2INC -  #ifndef ULONG -    typedef unsigned long ULONG; -  #endif - -  #ifndef UCHAR -    typedef unsigned char UCHAR; -  #endif - -  #ifndef USHORT -    typedef unsigned short USHORT; -  #endif -#endif - -#define ATOM_DAC_A            0 -#define ATOM_DAC_B            1 -#define ATOM_EXT_DAC          2 - -#define ATOM_CRTC1            0 -#define ATOM_CRTC2            1 -#define ATOM_CRTC3            2 -#define ATOM_CRTC4            3 -#define ATOM_CRTC5            4 -#define ATOM_CRTC6            5 - -#define ATOM_UNDERLAY_PIPE0   16 -#define ATOM_UNDERLAY_PIPE1   17 - -#define ATOM_CRTC_INVALID     0xFF - -#define ATOM_DIGA             0 -#define ATOM_DIGB             1 - -#define ATOM_PPLL1            0 -#define ATOM_PPLL2            1 -#define ATOM_DCPLL            2 -#define ATOM_PPLL0            2 -#define ATOM_PPLL3            3 - -#define ATOM_EXT_PLL1         8 -#define ATOM_EXT_PLL2         9 -#define ATOM_EXT_CLOCK        10 -#define ATOM_PPLL_INVALID     0xFF - -#define ENCODER_REFCLK_SRC_P1PLL       0 -#define ENCODER_REFCLK_SRC_P2PLL       1 -#define ENCODER_REFCLK_SRC_DCPLL       2 -#define ENCODER_REFCLK_SRC_EXTCLK      3 -#define ENCODER_REFCLK_SRC_INVALID     0xFF - -#define ATOM_SCALER_DISABLE   0   //For Fudo, it's bypass and auto-cengter & no replication -#define ATOM_SCALER_CENTER    1   //For Fudo, it's bypass and auto-center & auto replication -#define ATOM_SCALER_EXPANSION 2   //For Fudo, it's 2 Tap alpha blending mode -#define ATOM_SCALER_MULTI_EX  3   //For Fudo only, it's multi-tap mode only used to drive TV or CV, only used by Bios - -#define ATOM_DISABLE          0 -#define ATOM_ENABLE           1 -#define ATOM_LCD_BLOFF                          (ATOM_DISABLE+2) -#define ATOM_LCD_BLON                           (ATOM_ENABLE+2) -#define ATOM_LCD_BL_BRIGHTNESS_CONTROL          (ATOM_ENABLE+3) -#define ATOM_LCD_SELFTEST_START                 (ATOM_DISABLE+5) -#define ATOM_LCD_SELFTEST_STOP                  (ATOM_ENABLE+5) -#define ATOM_ENCODER_INIT                       (ATOM_DISABLE+7) -#define ATOM_INIT                               (ATOM_DISABLE+7) -#define ATOM_GET_STATUS                         (ATOM_DISABLE+8) - -#define ATOM_BLANKING         1 -#define ATOM_BLANKING_OFF     0 - - -#define ATOM_CRT1             0 -#define ATOM_CRT2             1 - -#define ATOM_TV_NTSC          1 -#define ATOM_TV_NTSCJ         2 -#define ATOM_TV_PAL           3 -#define ATOM_TV_PALM          4 -#define ATOM_TV_PALCN         5 -#define ATOM_TV_PALN          6 -#define ATOM_TV_PAL60         7 -#define ATOM_TV_SECAM         8 -#define ATOM_TV_CV            16 - -#define ATOM_DAC1_PS2         1 -#define ATOM_DAC1_CV          2 -#define ATOM_DAC1_NTSC        3 -#define ATOM_DAC1_PAL         4 - -#define ATOM_DAC2_PS2         ATOM_DAC1_PS2 -#define ATOM_DAC2_CV          ATOM_DAC1_CV -#define ATOM_DAC2_NTSC        ATOM_DAC1_NTSC -#define ATOM_DAC2_PAL         ATOM_DAC1_PAL - -#define ATOM_PM_ON            0 -#define ATOM_PM_STANDBY       1 -#define ATOM_PM_SUSPEND       2 -#define ATOM_PM_OFF           3 - -// For ATOM_LVDS_INFO_V12 -// Bit0:{=0:single, =1:dual}, -// Bit1 {=0:666RGB, =1:888RGB}, -// Bit2:3:{Grey level} -// Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888} -#define ATOM_PANEL_MISC_DUAL               0x00000001 -#define ATOM_PANEL_MISC_888RGB             0x00000002 -#define ATOM_PANEL_MISC_GREY_LEVEL         0x0000000C -#define ATOM_PANEL_MISC_FPDI               0x00000010 -#define ATOM_PANEL_MISC_GREY_LEVEL_SHIFT   2 -#define ATOM_PANEL_MISC_SPATIAL            0x00000020 -#define ATOM_PANEL_MISC_TEMPORAL           0x00000040 -#define ATOM_PANEL_MISC_API_ENABLED        0x00000080 - -#define MEMTYPE_DDR1                       "DDR1" -#define MEMTYPE_DDR2                       "DDR2" -#define MEMTYPE_DDR3                       "DDR3" -#define MEMTYPE_DDR4                       "DDR4" - -#define ASIC_BUS_TYPE_PCI                  "PCI" -#define ASIC_BUS_TYPE_AGP                  "AGP" -#define ASIC_BUS_TYPE_PCIE                 "PCI_EXPRESS" - -//Maximum size of that FireGL flag string -#define ATOM_FIREGL_FLAG_STRING            "FGL"      //Flag used to enable FireGL Support -#define ATOM_MAX_SIZE_OF_FIREGL_FLAG_STRING     3     //sizeof( ATOM_FIREGL_FLAG_STRING ) - -#define ATOM_FAKE_DESKTOP_STRING           "DSK"      //Flag used to enable mobile ASIC on Desktop -#define ATOM_MAX_SIZE_OF_FAKE_DESKTOP_STRING    ATOM_MAX_SIZE_OF_FIREGL_FLAG_STRING - -#define ATOM_M54T_FLAG_STRING              "M54T"     //Flag used to enable M54T Support -#define ATOM_MAX_SIZE_OF_M54T_FLAG_STRING  4          //sizeof( ATOM_M54T_FLAG_STRING ) - -#define HW_ASSISTED_I2C_STATUS_FAILURE     2 -#define HW_ASSISTED_I2C_STATUS_SUCCESS     1 - -#pragma pack(1)                                       // BIOS data must use byte aligment - -// Define offset to location of ROM header. -#define OFFSET_TO_POINTER_TO_ATOM_ROM_HEADER         0x00000048L -#define OFFSET_TO_ATOM_ROM_IMAGE_SIZE                0x00000002L - -#define OFFSET_TO_ATOMBIOS_ASIC_BUS_MEM_TYPE         0x94 -#define MAXSIZE_OF_ATOMBIOS_ASIC_BUS_MEM_TYPE        20    //including the terminator 0x0! -#define OFFSET_TO_GET_ATOMBIOS_STRINGS_NUMBER      0x002f -#define OFFSET_TO_GET_ATOMBIOS_STRINGS_START       0x006e - -/****************************************************************************/ -// Common header for all tables (Data table, Command table). -// Every table pointed  _ATOM_MASTER_DATA_TABLE has this common header. -// And the pointer actually points to this header. -/****************************************************************************/ - -typedef struct _ATOM_COMMON_TABLE_HEADER -{ -  USHORT usStructureSize; -  UCHAR  ucTableFormatRevision;   //Change it when the Parser is not backward compatible -  UCHAR  ucTableContentRevision;  //Change it only when the table needs to change but the firmware -                                  //Image can't be updated, while Driver needs to carry the new table! -}ATOM_COMMON_TABLE_HEADER; - -/****************************************************************************/ -// Structure stores the ROM header. -/****************************************************************************/ -typedef struct _ATOM_ROM_HEADER -{ -  ATOM_COMMON_TABLE_HEADER      sHeader; -  UCHAR  uaFirmWareSignature[4];    //Signature to distinguish between Atombios and non-atombios, -                                    //atombios should init it as "ATOM", don't change the position -  USHORT usBiosRuntimeSegmentAddress; -  USHORT usProtectedModeInfoOffset; -  USHORT usConfigFilenameOffset; -  USHORT usCRC_BlockOffset; -  USHORT usBIOS_BootupMessageOffset; -  USHORT usInt10Offset; -  USHORT usPciBusDevInitCode; -  USHORT usIoBaseAddress; -  USHORT usSubsystemVendorID; -  USHORT usSubsystemID; -  USHORT usPCI_InfoOffset; -  USHORT usMasterCommandTableOffset;//Offest for SW to get all command table offsets, Don't change the position -  USHORT usMasterDataTableOffset;   //Offest for SW to get all data table offsets, Don't change the position -  UCHAR  ucExtendedFunctionCode; -  UCHAR  ucReserved; -}ATOM_ROM_HEADER; - -//==============================Command Table Portion==================================== - - -/****************************************************************************/ -// Structures used in Command.mtb -/****************************************************************************/ -typedef struct _ATOM_MASTER_LIST_OF_COMMAND_TABLES{ -  USHORT ASIC_Init;                              //Function Table, used by various SW components,latest version 1.1 -  USHORT GetDisplaySurfaceSize;                  //Atomic Table,  Used by Bios when enabling HW ICON -  USHORT ASIC_RegistersInit;                     //Atomic Table,  indirectly used by various SW components,called from ASIC_Init -  USHORT VRAM_BlockVenderDetection;              //Atomic Table,  used only by Bios -  USHORT DIGxEncoderControl;                     //Only used by Bios -  USHORT MemoryControllerInit;                   //Atomic Table,  indirectly used by various SW components,called from ASIC_Init -  USHORT EnableCRTCMemReq;                       //Function Table,directly used by various SW components,latest version 2.1 -  USHORT MemoryParamAdjust;                      //Atomic Table,  indirectly used by various SW components,called from SetMemoryClock if needed -  USHORT DVOEncoderControl;                      //Function Table,directly used by various SW components,latest version 1.2 -  USHORT GPIOPinControl;                         //Atomic Table,  only used by Bios -  USHORT SetEngineClock;                         //Function Table,directly used by various SW components,latest version 1.1 -  USHORT SetMemoryClock;                         //Function Table,directly used by various SW components,latest version 1.1 -  USHORT SetPixelClock;                          //Function Table,directly used by various SW components,latest version 1.2 -  USHORT EnableDispPowerGating;                  //Atomic Table,  indirectly used by various SW components,called from ASIC_Init -  USHORT ResetMemoryDLL;                         //Atomic Table,  indirectly used by various SW components,called from SetMemoryClock -  USHORT ResetMemoryDevice;                      //Atomic Table,  indirectly used by various SW components,called from SetMemoryClock -  USHORT MemoryPLLInit;                          //Atomic Table,  used only by Bios -  USHORT AdjustDisplayPll;                       //Atomic Table,  used by various SW componentes. -  USHORT AdjustMemoryController;                 //Atomic Table,  indirectly used by various SW components,called from SetMemoryClock -  USHORT EnableASIC_StaticPwrMgt;                //Atomic Table,  only used by Bios -  USHORT SetUniphyInstance;                      //Atomic Table,  only used by Bios -  USHORT DAC_LoadDetection;                      //Atomic Table,  directly used by various SW components,latest version 1.2 -  USHORT LVTMAEncoderControl;                    //Atomic Table,directly used by various SW components,latest version 1.3 -  USHORT HW_Misc_Operation;                      //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT DAC1EncoderControl;                     //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT DAC2EncoderControl;                     //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT DVOOutputControl;                       //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT CV1OutputControl;                       //Atomic Table,  Atomic Table,  Obsolete from Ry6xx, use DAC2 Output instead -  USHORT GetConditionalGoldenSetting;            //Only used by Bios -  USHORT SMC_Init;                               //Function Table,directly used by various SW components,latest version 1.1 -  USHORT PatchMCSetting;                         //only used by BIOS -  USHORT MC_SEQ_Control;                         //only used by BIOS -  USHORT Gfx_Harvesting;                         //Atomic Table,  Obsolete from Ry6xx, Now only used by BIOS for GFX harvesting -  USHORT EnableScaler;                           //Atomic Table,  used only by Bios -  USHORT BlankCRTC;                              //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT EnableCRTC;                             //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT GetPixelClock;                          //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT EnableVGA_Render;                       //Function Table,directly used by various SW components,latest version 1.1 -  USHORT GetSCLKOverMCLKRatio;                   //Atomic Table,  only used by Bios -  USHORT SetCRTC_Timing;                         //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT SetCRTC_OverScan;                       //Atomic Table,  used by various SW components,latest version 1.1 -  USHORT SetCRTC_Replication;                    //Atomic Table,  used only by Bios -  USHORT SelectCRTC_Source;                      //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT EnableGraphSurfaces;                    //Atomic Table,  used only by Bios -  USHORT UpdateCRTC_DoubleBufferRegisters;       //Atomic Table,  used only by Bios -  USHORT LUT_AutoFill;                           //Atomic Table,  only used by Bios -  USHORT EnableHW_IconCursor;                    //Atomic Table,  only used by Bios -  USHORT GetMemoryClock;                         //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT GetEngineClock;                         //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT SetCRTC_UsingDTDTiming;                 //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT ExternalEncoderControl;                 //Atomic Table,  directly used by various SW components,latest version 2.1 -  USHORT LVTMAOutputControl;                     //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT VRAM_BlockDetectionByStrap;             //Atomic Table,  used only by Bios -  USHORT MemoryCleanUp;                          //Atomic Table,  only used by Bios -  USHORT ProcessI2cChannelTransaction;           //Function Table,only used by Bios -  USHORT WriteOneByteToHWAssistedI2C;            //Function Table,indirectly used by various SW components -  USHORT ReadHWAssistedI2CStatus;                //Atomic Table,  indirectly used by various SW components -  USHORT SpeedFanControl;                        //Function Table,indirectly used by various SW components,called from ASIC_Init -  USHORT PowerConnectorDetection;                //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT MC_Synchronization;                     //Atomic Table,  indirectly used by various SW components,called from SetMemoryClock -  USHORT ComputeMemoryEnginePLL;                 //Atomic Table,  indirectly used by various SW components,called from SetMemory/EngineClock -  USHORT MemoryRefreshConversion;                //Atomic Table,  indirectly used by various SW components,called from SetMemory or SetEngineClock -  USHORT VRAM_GetCurrentInfoBlock;               //Atomic Table,  used only by Bios -  USHORT DynamicMemorySettings;                  //Atomic Table,  indirectly used by various SW components,called from SetMemoryClock -  USHORT MemoryTraining;                         //Atomic Table,  used only by Bios -  USHORT EnableSpreadSpectrumOnPPLL;             //Atomic Table,  directly used by various SW components,latest version 1.2 -  USHORT TMDSAOutputControl;                     //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT SetVoltage;                             //Function Table,directly and/or indirectly used by various SW components,latest version 1.1 -  USHORT DAC1OutputControl;                      //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT ReadEfuseValue;                         //Atomic Table,  directly used by various SW components,latest version 1.1 -  USHORT ComputeMemoryClockParam;                //Function Table,only used by Bios, obsolete soon.Switch to use "ReadEDIDFromHWAssistedI2C" -  USHORT ClockSource;                            //Atomic Table,  indirectly used by various SW components,called from ASIC_Init -  USHORT MemoryDeviceInit;                       //Atomic Table,  indirectly used by various SW components,called from SetMemoryClock -  USHORT GetDispObjectInfo;                      //Atomic Table,  indirectly used by various SW components,called from EnableVGARender -  USHORT DIG1EncoderControl;                     //Atomic Table,directly used by various SW components,latest version 1.1 -  USHORT DIG2EncoderControl;                     //Atomic Table,directly used by various SW components,latest version 1.1 -  USHORT DIG1TransmitterControl;                 //Atomic Table,directly used by various SW components,latest version 1.1 -  USHORT DIG2TransmitterControl;                 //Atomic Table,directly used by various SW components,latest version 1.1 -  USHORT ProcessAuxChannelTransaction;           //Function Table,only used by Bios -  USHORT DPEncoderService;                       //Function Table,only used by Bios -  USHORT GetVoltageInfo;                         //Function Table,only used by Bios since SI -}ATOM_MASTER_LIST_OF_COMMAND_TABLES; - -// For backward compatible -#define ReadEDIDFromHWAssistedI2C                ProcessI2cChannelTransaction -#define DPTranslatorControl                      DIG2EncoderControl -#define UNIPHYTransmitterControl                 DIG1TransmitterControl -#define LVTMATransmitterControl                  DIG2TransmitterControl -#define SetCRTC_DPM_State                        GetConditionalGoldenSetting -#define ASIC_StaticPwrMgtStatusChange            SetUniphyInstance -#define HPDInterruptService                      ReadHWAssistedI2CStatus -#define EnableVGA_Access                         GetSCLKOverMCLKRatio -#define EnableYUV                                GetDispObjectInfo -#define DynamicClockGating                       EnableDispPowerGating -#define SetupHWAssistedI2CStatus                 ComputeMemoryClockParam -#define DAC2OutputControl                        ReadEfuseValue - -#define TMDSAEncoderControl                      PatchMCSetting -#define LVDSEncoderControl                       MC_SEQ_Control -#define LCD1OutputControl                        HW_Misc_Operation -#define TV1OutputControl                         Gfx_Harvesting -#define TVEncoderControl                         SMC_Init - -typedef struct _ATOM_MASTER_COMMAND_TABLE -{ -  ATOM_COMMON_TABLE_HEADER           sHeader; -  ATOM_MASTER_LIST_OF_COMMAND_TABLES ListOfCommandTables; -}ATOM_MASTER_COMMAND_TABLE; - -/****************************************************************************/ -// Structures used in every command table -/****************************************************************************/ -typedef struct _ATOM_TABLE_ATTRIBUTE -{ -#if ATOM_BIG_ENDIAN -  USHORT  UpdatedByUtility:1;         //[15]=Table updated by utility flag -  USHORT  PS_SizeInBytes:7;           //[14:8]=Size of parameter space in Bytes (multiple of a dword), -  USHORT  WS_SizeInBytes:8;           //[7:0]=Size of workspace in Bytes (in multiple of a dword), -#else -  USHORT  WS_SizeInBytes:8;           //[7:0]=Size of workspace in Bytes (in multiple of a dword), -  USHORT  PS_SizeInBytes:7;           //[14:8]=Size of parameter space in Bytes (multiple of a dword), -  USHORT  UpdatedByUtility:1;         //[15]=Table updated by utility flag -#endif -}ATOM_TABLE_ATTRIBUTE; - -/****************************************************************************/ -// Common header for all command tables. -// Every table pointed by _ATOM_MASTER_COMMAND_TABLE has this common header. -// And the pointer actually points to this header. -/****************************************************************************/ -typedef struct _ATOM_COMMON_ROM_COMMAND_TABLE_HEADER -{ -  ATOM_COMMON_TABLE_HEADER CommonHeader; -  ATOM_TABLE_ATTRIBUTE     TableAttribute; -}ATOM_COMMON_ROM_COMMAND_TABLE_HEADER; - -/****************************************************************************/ -// Structures used by ComputeMemoryEnginePLLTable -/****************************************************************************/ - -#define COMPUTE_MEMORY_PLL_PARAM        1 -#define COMPUTE_ENGINE_PLL_PARAM        2 -#define ADJUST_MC_SETTING_PARAM         3 - -/****************************************************************************/ -// Structures used by AdjustMemoryControllerTable -/****************************************************************************/ -typedef struct _ATOM_ADJUST_MEMORY_CLOCK_FREQ -{ -#if ATOM_BIG_ENDIAN -  ULONG ulPointerReturnFlag:1;      // BYTE_3[7]=1 - Return the pointer to the right Data Block; BYTE_3[7]=0 - Program the right Data Block -  ULONG ulMemoryModuleNumber:7;     // BYTE_3[6:0] -  ULONG ulClockFreq:24; -#else -  ULONG ulClockFreq:24; -  ULONG ulMemoryModuleNumber:7;     // BYTE_3[6:0] -  ULONG ulPointerReturnFlag:1;      // BYTE_3[7]=1 - Return the pointer to the right Data Block; BYTE_3[7]=0 - Program the right Data Block -#endif -}ATOM_ADJUST_MEMORY_CLOCK_FREQ; -#define POINTER_RETURN_FLAG             0x80 - -typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS -{ -  ULONG   ulClock;        //When returen, it's the re-calculated clock based on given Fb_div Post_Div and ref_div -  UCHAR   ucAction;       //0:reserved //1:Memory //2:Engine -  UCHAR   ucReserved;     //may expand to return larger Fbdiv later -  UCHAR   ucFbDiv;        //return value -  UCHAR   ucPostDiv;      //return value -}COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS; - -typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 -{ -  ULONG   ulClock;        //When return, [23:0] return real clock -  UCHAR   ucAction;       //0:reserved;COMPUTE_MEMORY_PLL_PARAM:Memory;COMPUTE_ENGINE_PLL_PARAM:Engine. it return ref_div to be written to register -  USHORT  usFbDiv;          //return Feedback value to be written to register -  UCHAR   ucPostDiv;      //return post div to be written to register -}COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2; - -#define COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION   COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS - -#define SET_CLOCK_FREQ_MASK                       0x00FFFFFF  //Clock change tables only take bit [23:0] as the requested clock value -#define USE_NON_BUS_CLOCK_MASK                    0x01000000  //Applicable to both memory and engine clock change, when set, it uses another clock as the temporary clock (engine uses memory and vice versa) -#define USE_MEMORY_SELF_REFRESH_MASK              0x02000000   //Only applicable to memory clock change, when set, using memory self refresh during clock transition -#define SKIP_INTERNAL_MEMORY_PARAMETER_CHANGE     0x04000000  //Only applicable to memory clock change, when set, the table will skip predefined internal memory parameter change -#define FIRST_TIME_CHANGE_CLOCK                   0x08000000   //Applicable to both memory and engine clock change,when set, it means this is 1st time to change clock after ASIC bootup -#define SKIP_SW_PROGRAM_PLL                       0x10000000   //Applicable to both memory and engine clock change, when set, it means the table will not program SPLL/MPLL -#define USE_SS_ENABLED_PIXEL_CLOCK                USE_NON_BUS_CLOCK_MASK - -#define b3USE_NON_BUS_CLOCK_MASK                  0x01       //Applicable to both memory and engine clock change, when set, it uses another clock as the temporary clock (engine uses memory and vice versa) -#define b3USE_MEMORY_SELF_REFRESH                 0x02        //Only applicable to memory clock change, when set, using memory self refresh during clock transition -#define b3SKIP_INTERNAL_MEMORY_PARAMETER_CHANGE   0x04       //Only applicable to memory clock change, when set, the table will skip predefined internal memory parameter change -#define b3FIRST_TIME_CHANGE_CLOCK                 0x08       //Applicable to both memory and engine clock change,when set, it means this is 1st time to change clock after ASIC bootup -#define b3SKIP_SW_PROGRAM_PLL                     0x10       //Applicable to both memory and engine clock change, when set, it means the table will not program SPLL/MPLL -#define b3DRAM_SELF_REFRESH_EXIT                  0x20       //Applicable to DRAM self refresh exit only. when set, it means it will go to program DRAM self refresh exit path - -typedef struct _ATOM_COMPUTE_CLOCK_FREQ -{ -#if ATOM_BIG_ENDIAN -  ULONG ulComputeClockFlag:8;                 // =1: COMPUTE_MEMORY_PLL_PARAM, =2: COMPUTE_ENGINE_PLL_PARAM -  ULONG ulClockFreq:24;                       // in unit of 10kHz -#else -  ULONG ulClockFreq:24;                       // in unit of 10kHz -  ULONG ulComputeClockFlag:8;                 // =1: COMPUTE_MEMORY_PLL_PARAM, =2: COMPUTE_ENGINE_PLL_PARAM -#endif -}ATOM_COMPUTE_CLOCK_FREQ; - -typedef struct _ATOM_S_MPLL_FB_DIVIDER -{ -  USHORT usFbDivFrac; -  USHORT usFbDiv; -}ATOM_S_MPLL_FB_DIVIDER; - -typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 -{ -  union -  { -    ATOM_COMPUTE_CLOCK_FREQ  ulClock;         //Input Parameter -    ATOM_S_MPLL_FB_DIVIDER   ulFbDiv;         //Output Parameter -  }; -  UCHAR   ucRefDiv;                           //Output Parameter -  UCHAR   ucPostDiv;                          //Output Parameter -  UCHAR   ucCntlFlag;                         //Output Parameter -  UCHAR   ucReserved; -}COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3; - -// ucCntlFlag -#define ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN          1 -#define ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE            2 -#define ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE         4 -#define ATOM_PLL_CNTL_FLAG_SPLL_ISPARE_9                  8 - - -// V4 are only used for APU which PLL outside GPU -typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 -{ -#if ATOM_BIG_ENDIAN -  ULONG  ucPostDiv:8;        //return parameter: post divider which is used to program to register directly -  ULONG  ulClock:24;         //Input= target clock, output = actual clock -#else -  ULONG  ulClock:24;         //Input= target clock, output = actual clock -  ULONG  ucPostDiv:8;        //return parameter: post divider which is used to program to register directly -#endif -}COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4; - -typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 -{ -  union -  { -    ATOM_COMPUTE_CLOCK_FREQ  ulClock;         //Input Parameter -    ATOM_S_MPLL_FB_DIVIDER   ulFbDiv;         //Output Parameter -  }; -  UCHAR   ucRefDiv;                           //Output Parameter -  UCHAR   ucPostDiv;                          //Output Parameter -  union -  { -    UCHAR   ucCntlFlag;                       //Output Flags -    UCHAR   ucInputFlag;                      //Input Flags. ucInputFlag[0] - Strobe(1)/Performance(0) mode -  }; -  UCHAR   ucReserved; -}COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5; - - -typedef struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6 -{ -  ATOM_COMPUTE_CLOCK_FREQ  ulClock;         //Input Parameter -  ULONG   ulReserved[2]; -}COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6; - -//ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag -#define COMPUTE_GPUCLK_INPUT_FLAG_CLK_TYPE_MASK            0x0f -#define COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK           0x00 -#define COMPUTE_GPUCLK_INPUT_FLAG_SCLK                     0x01 - - -typedef struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6 -{ -  COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4  ulClock;         //Output Parameter: ucPostDiv=DFS divider -  ATOM_S_MPLL_FB_DIVIDER   ulFbDiv;         //Output Parameter: PLL FB divider -  UCHAR   ucPllRefDiv;                      //Output Parameter: PLL ref divider -  UCHAR   ucPllPostDiv;                     //Output Parameter: PLL post divider -  UCHAR   ucPllCntlFlag;                    //Output Flags: control flag -  UCHAR   ucReserved; -}COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6; - -//ucPllCntlFlag -#define SPLL_CNTL_FLAG_VCO_MODE_MASK            0x03 - - -// ucInputFlag -#define ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN  1   // 1-StrobeMode, 0-PerformanceMode - -// use for ComputeMemoryClockParamTable -typedef struct _COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1 -{ -  union -  { -    ULONG  ulClock; -    ATOM_S_MPLL_FB_DIVIDER   ulFbDiv;         //Output:UPPER_WORD=FB_DIV_INTEGER,  LOWER_WORD=FB_DIV_FRAC shl (16-FB_FRACTION_BITS) -  }; -  UCHAR   ucDllSpeed;                         //Output -  UCHAR   ucPostDiv;                          //Output -  union{ -    UCHAR   ucInputFlag;                      //Input : ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN: 1-StrobeMode, 0-PerformanceMode -    UCHAR   ucPllCntlFlag;                    //Output: -  }; -  UCHAR   ucBWCntl; -}COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1; - -// definition of ucInputFlag -#define MPLL_INPUT_FLAG_STROBE_MODE_EN          0x01 -// definition of ucPllCntlFlag -#define MPLL_CNTL_FLAG_VCO_MODE_MASK            0x03 -#define MPLL_CNTL_FLAG_BYPASS_DQ_PLL            0x04 -#define MPLL_CNTL_FLAG_QDR_ENABLE               0x08 -#define MPLL_CNTL_FLAG_AD_HALF_RATE             0x10 - -//MPLL_CNTL_FLAG_BYPASS_AD_PLL has a wrong name, should be BYPASS_DQ_PLL -#define MPLL_CNTL_FLAG_BYPASS_AD_PLL            0x04 - -typedef struct _DYNAMICE_MEMORY_SETTINGS_PARAMETER -{ -  ATOM_COMPUTE_CLOCK_FREQ ulClock; -  ULONG ulReserved[2]; -}DYNAMICE_MEMORY_SETTINGS_PARAMETER; - -typedef struct _DYNAMICE_ENGINE_SETTINGS_PARAMETER -{ -  ATOM_COMPUTE_CLOCK_FREQ ulClock; -  ULONG ulMemoryClock; -  ULONG ulReserved; -}DYNAMICE_ENGINE_SETTINGS_PARAMETER; - -/****************************************************************************/ -// Structures used by SetEngineClockTable -/****************************************************************************/ -typedef struct _SET_ENGINE_CLOCK_PARAMETERS -{ -  ULONG ulTargetEngineClock;          //In 10Khz unit -}SET_ENGINE_CLOCK_PARAMETERS; - -typedef struct _SET_ENGINE_CLOCK_PS_ALLOCATION -{ -  ULONG ulTargetEngineClock;          //In 10Khz unit -  COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION sReserved; -}SET_ENGINE_CLOCK_PS_ALLOCATION; - -/****************************************************************************/ -// Structures used by SetMemoryClockTable -/****************************************************************************/ -typedef struct _SET_MEMORY_CLOCK_PARAMETERS -{ -  ULONG ulTargetMemoryClock;          //In 10Khz unit -}SET_MEMORY_CLOCK_PARAMETERS; - -typedef struct _SET_MEMORY_CLOCK_PS_ALLOCATION -{ -  ULONG ulTargetMemoryClock;          //In 10Khz unit -  COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION sReserved; -}SET_MEMORY_CLOCK_PS_ALLOCATION; - -/****************************************************************************/ -// Structures used by ASIC_Init.ctb -/****************************************************************************/ -typedef struct _ASIC_INIT_PARAMETERS -{ -  ULONG ulDefaultEngineClock;         //In 10Khz unit -  ULONG ulDefaultMemoryClock;         //In 10Khz unit -}ASIC_INIT_PARAMETERS; - -typedef struct _ASIC_INIT_PS_ALLOCATION -{ -  ASIC_INIT_PARAMETERS sASICInitClocks; -  SET_ENGINE_CLOCK_PS_ALLOCATION sReserved; //Caller doesn't need to init this structure -}ASIC_INIT_PS_ALLOCATION; - -typedef struct _ASIC_INIT_CLOCK_PARAMETERS -{ -  ULONG ulClkFreqIn10Khz:24; -  ULONG ucClkFlag:8; -}ASIC_INIT_CLOCK_PARAMETERS; - -typedef struct _ASIC_INIT_PARAMETERS_V1_2 -{ -  ASIC_INIT_CLOCK_PARAMETERS asSclkClock;         //In 10Khz unit -  ASIC_INIT_CLOCK_PARAMETERS asMemClock;          //In 10Khz unit -}ASIC_INIT_PARAMETERS_V1_2; - -typedef struct _ASIC_INIT_PS_ALLOCATION_V1_2 -{ -  ASIC_INIT_PARAMETERS_V1_2 sASICInitClocks; -  ULONG ulReserved[8]; -}ASIC_INIT_PS_ALLOCATION_V1_2; - -/****************************************************************************/ -// Structure used by DynamicClockGatingTable.ctb -/****************************************************************************/ -typedef struct _DYNAMIC_CLOCK_GATING_PARAMETERS -{ -  UCHAR ucEnable;                     // ATOM_ENABLE or ATOM_DISABLE -  UCHAR ucPadding[3]; -}DYNAMIC_CLOCK_GATING_PARAMETERS; -#define  DYNAMIC_CLOCK_GATING_PS_ALLOCATION  DYNAMIC_CLOCK_GATING_PARAMETERS - -/****************************************************************************/ -// Structure used by EnableDispPowerGatingTable.ctb -/****************************************************************************/ -typedef struct _ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 -{ -  UCHAR ucDispPipeId;                 // ATOM_CRTC1, ATOM_CRTC2, ... -  UCHAR ucEnable;                     // ATOM_ENABLE or ATOM_DISABLE -  UCHAR ucPadding[2]; -}ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1; - -typedef struct _ENABLE_DISP_POWER_GATING_PS_ALLOCATION -{ -  UCHAR ucDispPipeId;                 // ATOM_CRTC1, ATOM_CRTC2, ... -  UCHAR ucEnable;                     // ATOM_ENABLE/ATOM_DISABLE/ATOM_INIT -  UCHAR ucPadding[2]; -  ULONG ulReserved[4]; -}ENABLE_DISP_POWER_GATING_PS_ALLOCATION; - -/****************************************************************************/ -// Structure used by EnableASIC_StaticPwrMgtTable.ctb -/****************************************************************************/ -typedef struct _ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS -{ -  UCHAR ucEnable;                     // ATOM_ENABLE or ATOM_DISABLE -  UCHAR ucPadding[3]; -}ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS; -#define ENABLE_ASIC_STATIC_PWR_MGT_PS_ALLOCATION  ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS - -/****************************************************************************/ -// Structures used by DAC_LoadDetectionTable.ctb -/****************************************************************************/ -typedef struct _DAC_LOAD_DETECTION_PARAMETERS -{ -  USHORT usDeviceID;                  //{ATOM_DEVICE_CRTx_SUPPORT,ATOM_DEVICE_TVx_SUPPORT,ATOM_DEVICE_CVx_SUPPORT} -  UCHAR  ucDacType;                   //{ATOM_DAC_A,ATOM_DAC_B, ATOM_EXT_DAC} -  UCHAR  ucMisc;                                 //Valid only when table revision =1.3 and above -}DAC_LOAD_DETECTION_PARAMETERS; - -// DAC_LOAD_DETECTION_PARAMETERS.ucMisc -#define DAC_LOAD_MISC_YPrPb                  0x01 - -typedef struct _DAC_LOAD_DETECTION_PS_ALLOCATION -{ -  DAC_LOAD_DETECTION_PARAMETERS            sDacload; -  ULONG                                    Reserved[2];// Don't set this one, allocation for EXT DAC -}DAC_LOAD_DETECTION_PS_ALLOCATION; - -/****************************************************************************/ -// Structures used by DAC1EncoderControlTable.ctb and DAC2EncoderControlTable.ctb -/****************************************************************************/ -typedef struct _DAC_ENCODER_CONTROL_PARAMETERS -{ -  USHORT usPixelClock;                // in 10KHz; for bios convenient -  UCHAR  ucDacStandard;               // See definition of ATOM_DACx_xxx, For DEC3.0, bit 7 used as internal flag to indicate DAC2 (==1) or DAC1 (==0) -  UCHAR  ucAction;                    // 0: turn off encoder -                                      // 1: setup and turn on encoder -                                      // 7: ATOM_ENCODER_INIT Initialize DAC -}DAC_ENCODER_CONTROL_PARAMETERS; - -#define DAC_ENCODER_CONTROL_PS_ALLOCATION  DAC_ENCODER_CONTROL_PARAMETERS - -/****************************************************************************/ -// Structures used by DIG1EncoderControlTable -//                    DIG2EncoderControlTable -//                    ExternalEncoderControlTable -/****************************************************************************/ -typedef struct _DIG_ENCODER_CONTROL_PARAMETERS -{ -  USHORT usPixelClock;      // in 10KHz; for bios convenient -  UCHAR  ucConfig; -                            // [2] Link Select: -                            // =0: PHY linkA if bfLane<3 -                            // =1: PHY linkB if bfLanes<3 -                            // =0: PHY linkA+B if bfLanes=3 -                            // [3] Transmitter Sel -                            // =0: UNIPHY or PCIEPHY -                            // =1: LVTMA -  UCHAR ucAction;           // =0: turn off encoder -                            // =1: turn on encoder -  UCHAR ucEncoderMode; -                            // =0: DP   encoder -                            // =1: LVDS encoder -                            // =2: DVI  encoder -                            // =3: HDMI encoder -                            // =4: SDVO encoder -  UCHAR ucLaneNum;          // how many lanes to enable -  UCHAR ucReserved[2]; -}DIG_ENCODER_CONTROL_PARAMETERS; -#define DIG_ENCODER_CONTROL_PS_ALLOCATION             DIG_ENCODER_CONTROL_PARAMETERS -#define EXTERNAL_ENCODER_CONTROL_PARAMETER            DIG_ENCODER_CONTROL_PARAMETERS - -//ucConfig -#define ATOM_ENCODER_CONFIG_DPLINKRATE_MASK           0x01 -#define ATOM_ENCODER_CONFIG_DPLINKRATE_1_62GHZ        0x00 -#define ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ        0x01 -#define ATOM_ENCODER_CONFIG_DPLINKRATE_5_40GHZ        0x02 -#define ATOM_ENCODER_CONFIG_LINK_SEL_MASK             0x04 -#define ATOM_ENCODER_CONFIG_LINKA                     0x00 -#define ATOM_ENCODER_CONFIG_LINKB                     0x04 -#define ATOM_ENCODER_CONFIG_LINKA_B                   ATOM_TRANSMITTER_CONFIG_LINKA -#define ATOM_ENCODER_CONFIG_LINKB_A                   ATOM_ENCODER_CONFIG_LINKB -#define ATOM_ENCODER_CONFIG_TRANSMITTER_SEL_MASK      0x08 -#define ATOM_ENCODER_CONFIG_UNIPHY                    0x00 -#define ATOM_ENCODER_CONFIG_LVTMA                     0x08 -#define ATOM_ENCODER_CONFIG_TRANSMITTER1              0x00 -#define ATOM_ENCODER_CONFIG_TRANSMITTER2              0x08 -#define ATOM_ENCODER_CONFIG_DIGB                      0x80         // VBIOS Internal use, outside SW should set this bit=0 -// ucAction -// ATOM_ENABLE:  Enable Encoder -// ATOM_DISABLE: Disable Encoder - -//ucEncoderMode -#define ATOM_ENCODER_MODE_DP                          0 -#define ATOM_ENCODER_MODE_LVDS                        1 -#define ATOM_ENCODER_MODE_DVI                         2 -#define ATOM_ENCODER_MODE_HDMI                        3 -#define ATOM_ENCODER_MODE_SDVO                        4 -#define ATOM_ENCODER_MODE_DP_AUDIO                    5 -#define ATOM_ENCODER_MODE_TV                          13 -#define ATOM_ENCODER_MODE_CV                          14 -#define ATOM_ENCODER_MODE_CRT                         15 -#define ATOM_ENCODER_MODE_DVO                         16 -#define ATOM_ENCODER_MODE_DP_SST                      ATOM_ENCODER_MODE_DP    // For DP1.2 -#define ATOM_ENCODER_MODE_DP_MST                      5                       // For DP1.2 - - -typedef struct _ATOM_DIG_ENCODER_CONFIG_V2 -{ -#if ATOM_BIG_ENDIAN -    UCHAR ucReserved1:2; -    UCHAR ucTransmitterSel:2;     // =0: UniphyAB, =1: UniphyCD  =2: UniphyEF -    UCHAR ucLinkSel:1;            // =0: linkA/C/E =1: linkB/D/F -    UCHAR ucReserved:1; -    UCHAR ucDPLinkRate:1;         // =0: 1.62Ghz, =1: 2.7Ghz -#else -    UCHAR ucDPLinkRate:1;         // =0: 1.62Ghz, =1: 2.7Ghz -    UCHAR ucReserved:1; -    UCHAR ucLinkSel:1;            // =0: linkA/C/E =1: linkB/D/F -    UCHAR ucTransmitterSel:2;     // =0: UniphyAB, =1: UniphyCD  =2: UniphyEF -    UCHAR ucReserved1:2; -#endif -}ATOM_DIG_ENCODER_CONFIG_V2; - - -typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V2 -{ -  USHORT usPixelClock;      // in 10KHz; for bios convenient -  ATOM_DIG_ENCODER_CONFIG_V2 acConfig; -  UCHAR ucAction; -  UCHAR ucEncoderMode; -                            // =0: DP   encoder -                            // =1: LVDS encoder -                            // =2: DVI  encoder -                            // =3: HDMI encoder -                            // =4: SDVO encoder -  UCHAR ucLaneNum;          // how many lanes to enable -  UCHAR ucStatus;           // = DP_LINK_TRAINING_COMPLETE or DP_LINK_TRAINING_INCOMPLETE, only used by VBIOS with command ATOM_ENCODER_CMD_QUERY_DP_LINK_TRAINING_STATUS -  UCHAR ucReserved; -}DIG_ENCODER_CONTROL_PARAMETERS_V2; - -//ucConfig -#define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_MASK            0x01 -#define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_1_62GHZ        0x00 -#define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_2_70GHZ        0x01 -#define ATOM_ENCODER_CONFIG_V2_LINK_SEL_MASK              0x04 -#define ATOM_ENCODER_CONFIG_V2_LINKA                          0x00 -#define ATOM_ENCODER_CONFIG_V2_LINKB                          0x04 -#define ATOM_ENCODER_CONFIG_V2_TRANSMITTER_SEL_MASK     0x18 -#define ATOM_ENCODER_CONFIG_V2_TRANSMITTER1                0x00 -#define ATOM_ENCODER_CONFIG_V2_TRANSMITTER2                0x08 -#define ATOM_ENCODER_CONFIG_V2_TRANSMITTER3                0x10 - -// ucAction: -// ATOM_DISABLE -// ATOM_ENABLE -#define ATOM_ENCODER_CMD_DP_LINK_TRAINING_START       0x08 -#define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1    0x09 -#define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2    0x0a -#define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3    0x13 -#define ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE    0x0b -#define ATOM_ENCODER_CMD_DP_VIDEO_OFF                 0x0c -#define ATOM_ENCODER_CMD_DP_VIDEO_ON                  0x0d -#define ATOM_ENCODER_CMD_QUERY_DP_LINK_TRAINING_STATUS    0x0e -#define ATOM_ENCODER_CMD_SETUP                        0x0f -#define ATOM_ENCODER_CMD_SETUP_PANEL_MODE            0x10 - -// ucStatus -#define ATOM_ENCODER_STATUS_LINK_TRAINING_COMPLETE    0x10 -#define ATOM_ENCODER_STATUS_LINK_TRAINING_INCOMPLETE  0x00 - -//ucTableFormatRevision=1 -//ucTableContentRevision=3 -// Following function ENABLE sub-function will be used by driver when TMDS/HDMI/LVDS is used, disable function will be used by driver -typedef struct _ATOM_DIG_ENCODER_CONFIG_V3 -{ -#if ATOM_BIG_ENDIAN -    UCHAR ucReserved1:1; -    UCHAR ucDigSel:3;             // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F) -    UCHAR ucReserved:3; -    UCHAR ucDPLinkRate:1;         // =0: 1.62Ghz, =1: 2.7Ghz -#else -    UCHAR ucDPLinkRate:1;         // =0: 1.62Ghz, =1: 2.7Ghz -    UCHAR ucReserved:3; -    UCHAR ucDigSel:3;             // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F) -    UCHAR ucReserved1:1; -#endif -}ATOM_DIG_ENCODER_CONFIG_V3; - -#define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_MASK            0x03 -#define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ        0x00 -#define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ        0x01 -#define ATOM_ENCODER_CONFIG_V3_ENCODER_SEL                 0x70 -#define ATOM_ENCODER_CONFIG_V3_DIG0_ENCODER                 0x00 -#define ATOM_ENCODER_CONFIG_V3_DIG1_ENCODER                 0x10 -#define ATOM_ENCODER_CONFIG_V3_DIG2_ENCODER                 0x20 -#define ATOM_ENCODER_CONFIG_V3_DIG3_ENCODER                 0x30 -#define ATOM_ENCODER_CONFIG_V3_DIG4_ENCODER                 0x40 -#define ATOM_ENCODER_CONFIG_V3_DIG5_ENCODER                 0x50 - -typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V3 -{ -  USHORT usPixelClock;      // in 10KHz; for bios convenient -  ATOM_DIG_ENCODER_CONFIG_V3 acConfig; -  UCHAR ucAction; -  union{ -    UCHAR ucEncoderMode; -                            // =0: DP   encoder -                            // =1: LVDS encoder -                            // =2: DVI  encoder -                            // =3: HDMI encoder -                            // =4: SDVO encoder -                            // =5: DP audio -    UCHAR ucPanelMode;        // only valid when ucAction == ATOM_ENCODER_CMD_SETUP_PANEL_MODE -                            // =0:     external DP -                            // =0x1:   internal DP2 -                            // =0x11:  internal DP1 for NutMeg/Travis DP translator -  }; -  UCHAR ucLaneNum;          // how many lanes to enable -  UCHAR ucBitPerColor;      // only valid for DP mode when ucAction = ATOM_ENCODER_CMD_SETUP -  UCHAR ucReserved; -}DIG_ENCODER_CONTROL_PARAMETERS_V3; - -//ucTableFormatRevision=1 -//ucTableContentRevision=4 -// start from NI -// Following function ENABLE sub-function will be used by driver when TMDS/HDMI/LVDS is used, disable function will be used by driver -typedef struct _ATOM_DIG_ENCODER_CONFIG_V4 -{ -#if ATOM_BIG_ENDIAN -    UCHAR ucReserved1:1; -    UCHAR ucDigSel:3;             // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F) -    UCHAR ucReserved:2; -    UCHAR ucDPLinkRate:2;         // =0: 1.62Ghz, =1: 2.7Ghz, 2=5.4Ghz    <= Changed comparing to previous version -#else -    UCHAR ucDPLinkRate:2;         // =0: 1.62Ghz, =1: 2.7Ghz, 2=5.4Ghz    <= Changed comparing to previous version -    UCHAR ucReserved:2; -    UCHAR ucDigSel:3;             // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F) -    UCHAR ucReserved1:1; -#endif -}ATOM_DIG_ENCODER_CONFIG_V4; - -#define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_MASK            0x03 -#define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ        0x00 -#define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ        0x01 -#define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ        0x02 -#define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ        0x03 -#define ATOM_ENCODER_CONFIG_V4_ENCODER_SEL                 0x70 -#define ATOM_ENCODER_CONFIG_V4_DIG0_ENCODER                 0x00 -#define ATOM_ENCODER_CONFIG_V4_DIG1_ENCODER                 0x10 -#define ATOM_ENCODER_CONFIG_V4_DIG2_ENCODER                 0x20 -#define ATOM_ENCODER_CONFIG_V4_DIG3_ENCODER                 0x30 -#define ATOM_ENCODER_CONFIG_V4_DIG4_ENCODER                 0x40 -#define ATOM_ENCODER_CONFIG_V4_DIG5_ENCODER                 0x50 -#define ATOM_ENCODER_CONFIG_V4_DIG6_ENCODER                 0x60 - -typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V4 -{ -  USHORT usPixelClock;      // in 10KHz; for bios convenient -  union{ -  ATOM_DIG_ENCODER_CONFIG_V4 acConfig; -  UCHAR ucConfig; -  }; -  UCHAR ucAction; -  union{ -    UCHAR ucEncoderMode; -                            // =0: DP   encoder -                            // =1: LVDS encoder -                            // =2: DVI  encoder -                            // =3: HDMI encoder -                            // =4: SDVO encoder -                            // =5: DP audio -    UCHAR ucPanelMode;      // only valid when ucAction == ATOM_ENCODER_CMD_SETUP_PANEL_MODE -                            // =0:     external DP -                            // =0x1:   internal DP2 -                            // =0x11:  internal DP1 for NutMeg/Travis DP translator -  }; -  UCHAR ucLaneNum;          // how many lanes to enable -  UCHAR ucBitPerColor;      // only valid for DP mode when ucAction = ATOM_ENCODER_CMD_SETUP -  UCHAR ucHPD_ID;           // HPD ID (1-6). =0 means to skip HDP programming. New comparing to previous version -}DIG_ENCODER_CONTROL_PARAMETERS_V4; - -// define ucBitPerColor: -#define PANEL_BPC_UNDEFINE                               0x00 -#define PANEL_6BIT_PER_COLOR                             0x01 -#define PANEL_8BIT_PER_COLOR                             0x02 -#define PANEL_10BIT_PER_COLOR                            0x03 -#define PANEL_12BIT_PER_COLOR                            0x04 -#define PANEL_16BIT_PER_COLOR                            0x05 - -//define ucPanelMode -#define DP_PANEL_MODE_EXTERNAL_DP_MODE                   0x00 -#define DP_PANEL_MODE_INTERNAL_DP2_MODE                  0x01 -#define DP_PANEL_MODE_INTERNAL_DP1_MODE                  0x11 - -/****************************************************************************/ -// Structures used by UNIPHYTransmitterControlTable -//                    LVTMATransmitterControlTable -//                    DVOOutputControlTable -/****************************************************************************/ -typedef struct _ATOM_DP_VS_MODE -{ -  UCHAR ucLaneSel; -  UCHAR ucLaneSet; -}ATOM_DP_VS_MODE; - -typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS -{ -   union -   { -  USHORT usPixelClock;      // in 10KHz; for bios convenient -   USHORT usInitInfo;         // when init uniphy,lower 8bit is used for connector type defined in objectid.h -  ATOM_DP_VS_MODE asMode; // DP Voltage swing mode -   }; -  UCHAR ucConfig; -                                       // [0]=0: 4 lane Link, -                                       //    =1: 8 lane Link ( Dual Links TMDS ) -                          // [1]=0: InCoherent mode -                                       //    =1: Coherent Mode -                                       // [2] Link Select: -                                      // =0: PHY linkA   if bfLane<3 -                                       // =1: PHY linkB   if bfLanes<3 -                                      // =0: PHY linkA+B if bfLanes=3 -                          // [5:4]PCIE lane Sel -                          // =0: lane 0~3 or 0~7 -                          // =1: lane 4~7 -                          // =2: lane 8~11 or 8~15 -                          // =3: lane 12~15 -   UCHAR ucAction;              // =0: turn off encoder -                           // =1: turn on encoder -  UCHAR ucReserved[4]; -}DIG_TRANSMITTER_CONTROL_PARAMETERS; - -#define DIG_TRANSMITTER_CONTROL_PS_ALLOCATION      DIG_TRANSMITTER_CONTROL_PARAMETERS - -//ucInitInfo -#define ATOM_TRAMITTER_INITINFO_CONNECTOR_MASK   0x00ff - -//ucConfig -#define ATOM_TRANSMITTER_CONFIG_8LANE_LINK         0x01 -#define ATOM_TRANSMITTER_CONFIG_COHERENT            0x02 -#define ATOM_TRANSMITTER_CONFIG_LINK_SEL_MASK      0x04 -#define ATOM_TRANSMITTER_CONFIG_LINKA                  0x00 -#define ATOM_TRANSMITTER_CONFIG_LINKB                  0x04 -#define ATOM_TRANSMITTER_CONFIG_LINKA_B               0x00 -#define ATOM_TRANSMITTER_CONFIG_LINKB_A               0x04 - -#define ATOM_TRANSMITTER_CONFIG_ENCODER_SEL_MASK   0x08         // only used when ATOM_TRANSMITTER_ACTION_ENABLE -#define ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER      0x00            // only used when ATOM_TRANSMITTER_ACTION_ENABLE -#define ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER      0x08            // only used when ATOM_TRANSMITTER_ACTION_ENABLE - -#define ATOM_TRANSMITTER_CONFIG_CLKSRC_MASK         0x30 -#define ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL         0x00 -#define ATOM_TRANSMITTER_CONFIG_CLKSRC_PCIE         0x20 -#define ATOM_TRANSMITTER_CONFIG_CLKSRC_XTALIN      0x30 -#define ATOM_TRANSMITTER_CONFIG_LANE_SEL_MASK      0xc0 -#define ATOM_TRANSMITTER_CONFIG_LANE_0_3            0x00 -#define ATOM_TRANSMITTER_CONFIG_LANE_0_7            0x00 -#define ATOM_TRANSMITTER_CONFIG_LANE_4_7            0x40 -#define ATOM_TRANSMITTER_CONFIG_LANE_8_11            0x80 -#define ATOM_TRANSMITTER_CONFIG_LANE_8_15            0x80 -#define ATOM_TRANSMITTER_CONFIG_LANE_12_15         0xc0 - -//ucAction -#define ATOM_TRANSMITTER_ACTION_DISABLE                      0 -#define ATOM_TRANSMITTER_ACTION_ENABLE                      1 -#define ATOM_TRANSMITTER_ACTION_LCD_BLOFF                   2 -#define ATOM_TRANSMITTER_ACTION_LCD_BLON                   3 -#define ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL  4 -#define ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_START       5 -#define ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_STOP          6 -#define ATOM_TRANSMITTER_ACTION_INIT                         7 -#define ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT          8 -#define ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT             9 -#define ATOM_TRANSMITTER_ACTION_SETUP                         10 -#define ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH           11 -#define ATOM_TRANSMITTER_ACTION_POWER_ON               12 -#define ATOM_TRANSMITTER_ACTION_POWER_OFF              13 - -// Following are used for DigTransmitterControlTable ver1.2 -typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V2 -{ -#if ATOM_BIG_ENDIAN -  UCHAR ucTransmitterSel:2;         //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB ) -                                    //        =1 Dig Transmitter 2 ( Uniphy CD ) -                                    //        =2 Dig Transmitter 3 ( Uniphy EF ) -  UCHAR ucReserved:1; -  UCHAR fDPConnector:1;             //bit4=0: DP connector  =1: None DP connector -  UCHAR ucEncoderSel:1;             //bit3=0: Data/Clk path source from DIGA( DIG inst0 ). =1: Data/clk path source from DIGB ( DIG inst1 ) -  UCHAR ucLinkSel:1;                //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E -                                    //    =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F - -  UCHAR fCoherentMode:1;            //bit1=1: Coherent Mode ( for DVI/HDMI mode ) -  UCHAR fDualLinkConnector:1;       //bit0=1: Dual Link DVI connector -#else -  UCHAR fDualLinkConnector:1;       //bit0=1: Dual Link DVI connector -  UCHAR fCoherentMode:1;            //bit1=1: Coherent Mode ( for DVI/HDMI mode ) -  UCHAR ucLinkSel:1;                //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E -                                    //    =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F -  UCHAR ucEncoderSel:1;             //bit3=0: Data/Clk path source from DIGA( DIG inst0 ). =1: Data/clk path source from DIGB ( DIG inst1 ) -  UCHAR fDPConnector:1;             //bit4=0: DP connector  =1: None DP connector -  UCHAR ucReserved:1; -  UCHAR ucTransmitterSel:2;         //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB ) -                                    //        =1 Dig Transmitter 2 ( Uniphy CD ) -                                    //        =2 Dig Transmitter 3 ( Uniphy EF ) -#endif -}ATOM_DIG_TRANSMITTER_CONFIG_V2; - -//ucConfig -//Bit0 -#define ATOM_TRANSMITTER_CONFIG_V2_DUAL_LINK_CONNECTOR         0x01 - -//Bit1 -#define ATOM_TRANSMITTER_CONFIG_V2_COHERENT                      0x02 - -//Bit2 -#define ATOM_TRANSMITTER_CONFIG_V2_LINK_SEL_MASK              0x04 -#define ATOM_TRANSMITTER_CONFIG_V2_LINKA                       0x00 -#define ATOM_TRANSMITTER_CONFIG_V2_LINKB                        0x04 - -// Bit3 -#define ATOM_TRANSMITTER_CONFIG_V2_ENCODER_SEL_MASK           0x08 -#define ATOM_TRANSMITTER_CONFIG_V2_DIG1_ENCODER                0x00            // only used when ucAction == ATOM_TRANSMITTER_ACTION_ENABLE or ATOM_TRANSMITTER_ACTION_SETUP -#define ATOM_TRANSMITTER_CONFIG_V2_DIG2_ENCODER                0x08            // only used when ucAction == ATOM_TRANSMITTER_ACTION_ENABLE or ATOM_TRANSMITTER_ACTION_SETUP - -// Bit4 -#define ATOM_TRASMITTER_CONFIG_V2_DP_CONNECTOR                 0x10 - -// Bit7:6 -#define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER_SEL_MASK     0xC0 -#define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER1              0x00   //AB -#define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER2              0x40   //CD -#define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER3              0x80   //EF - -typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 -{ -   union -   { -  USHORT usPixelClock;      // in 10KHz; for bios convenient -   USHORT usInitInfo;         // when init uniphy,lower 8bit is used for connector type defined in objectid.h -  ATOM_DP_VS_MODE asMode; // DP Voltage swing mode -   }; -  ATOM_DIG_TRANSMITTER_CONFIG_V2 acConfig; -   UCHAR ucAction;              // define as ATOM_TRANSMITER_ACTION_XXX -  UCHAR ucReserved[4]; -}DIG_TRANSMITTER_CONTROL_PARAMETERS_V2; - -typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V3 -{ -#if ATOM_BIG_ENDIAN -  UCHAR ucTransmitterSel:2;         //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB ) -                                    //        =1 Dig Transmitter 2 ( Uniphy CD ) -                                    //        =2 Dig Transmitter 3 ( Uniphy EF ) -  UCHAR ucRefClkSource:2;           //bit5:4: PPLL1 =0, PPLL2=1, EXT_CLK=2 -  UCHAR ucEncoderSel:1;             //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F -  UCHAR ucLinkSel:1;                //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E -                                    //    =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F -  UCHAR fCoherentMode:1;            //bit1=1: Coherent Mode ( for DVI/HDMI mode ) -  UCHAR fDualLinkConnector:1;       //bit0=1: Dual Link DVI connector -#else -  UCHAR fDualLinkConnector:1;       //bit0=1: Dual Link DVI connector -  UCHAR fCoherentMode:1;            //bit1=1: Coherent Mode ( for DVI/HDMI mode ) -  UCHAR ucLinkSel:1;                //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E -                                    //    =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F -  UCHAR ucEncoderSel:1;             //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F -  UCHAR ucRefClkSource:2;           //bit5:4: PPLL1 =0, PPLL2=1, EXT_CLK=2 -  UCHAR ucTransmitterSel:2;         //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB ) -                                    //        =1 Dig Transmitter 2 ( Uniphy CD ) -                                    //        =2 Dig Transmitter 3 ( Uniphy EF ) -#endif -}ATOM_DIG_TRANSMITTER_CONFIG_V3; - - -typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 -{ -   union -   { -    USHORT usPixelClock;      // in 10KHz; for bios convenient -     USHORT usInitInfo;         // when init uniphy,lower 8bit is used for connector type defined in objectid.h -    ATOM_DP_VS_MODE asMode; // DP Voltage swing mode -   }; -  ATOM_DIG_TRANSMITTER_CONFIG_V3 acConfig; -   UCHAR ucAction;                // define as ATOM_TRANSMITER_ACTION_XXX -  UCHAR ucLaneNum; -  UCHAR ucReserved[3]; -}DIG_TRANSMITTER_CONTROL_PARAMETERS_V3; - -//ucConfig -//Bit0 -#define ATOM_TRANSMITTER_CONFIG_V3_DUAL_LINK_CONNECTOR         0x01 - -//Bit1 -#define ATOM_TRANSMITTER_CONFIG_V3_COHERENT                      0x02 - -//Bit2 -#define ATOM_TRANSMITTER_CONFIG_V3_LINK_SEL_MASK              0x04 -#define ATOM_TRANSMITTER_CONFIG_V3_LINKA                       0x00 -#define ATOM_TRANSMITTER_CONFIG_V3_LINKB                        0x04 - -// Bit3 -#define ATOM_TRANSMITTER_CONFIG_V3_ENCODER_SEL_MASK           0x08 -#define ATOM_TRANSMITTER_CONFIG_V3_DIG1_ENCODER                0x00 -#define ATOM_TRANSMITTER_CONFIG_V3_DIG2_ENCODER                0x08 - -// Bit5:4 -#define ATOM_TRASMITTER_CONFIG_V3_REFCLK_SEL_MASK            0x30 -#define ATOM_TRASMITTER_CONFIG_V3_P1PLL                        0x00 -#define ATOM_TRASMITTER_CONFIG_V3_P2PLL                        0x10 -#define ATOM_TRASMITTER_CONFIG_V3_REFCLK_SRC_EXT            0x20 - -// Bit7:6 -#define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER_SEL_MASK     0xC0 -#define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER1              0x00   //AB -#define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER2              0x40   //CD -#define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER3              0x80   //EF - - -/****************************************************************************/ -// Structures used by UNIPHYTransmitterControlTable V1.4 -// ASIC Families: NI -// ucTableFormatRevision=1 -// ucTableContentRevision=4 -/****************************************************************************/ -typedef struct _ATOM_DP_VS_MODE_V4 -{ -  UCHAR ucLaneSel; - 	union -	{ - 	  UCHAR ucLaneSet; - 	  struct { -#if ATOM_BIG_ENDIAN - 		  UCHAR ucPOST_CURSOR2:2;         //Bit[7:6] Post Cursor2 Level      <= New in V4 - 		  UCHAR ucPRE_EMPHASIS:3;         //Bit[5:3] Pre-emphasis Level - 		  UCHAR ucVOLTAGE_SWING:3;        //Bit[2:0] Voltage Swing Level -#else - 		  UCHAR ucVOLTAGE_SWING:3;        //Bit[2:0] Voltage Swing Level - 		  UCHAR ucPRE_EMPHASIS:3;         //Bit[5:3] Pre-emphasis Level - 		  UCHAR ucPOST_CURSOR2:2;         //Bit[7:6] Post Cursor2 Level      <= New in V4 -#endif -		}; -	}; -}ATOM_DP_VS_MODE_V4; - -typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V4 -{ -#if ATOM_BIG_ENDIAN -  UCHAR ucTransmitterSel:2;         //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB ) -                                    //        =1 Dig Transmitter 2 ( Uniphy CD ) -                                    //        =2 Dig Transmitter 3 ( Uniphy EF ) -  UCHAR ucRefClkSource:2;           //bit5:4: PPLL1 =0, PPLL2=1, DCPLL=2, EXT_CLK=3   <= New -  UCHAR ucEncoderSel:1;             //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F -  UCHAR ucLinkSel:1;                //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E -                                    //    =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F -  UCHAR fCoherentMode:1;            //bit1=1: Coherent Mode ( for DVI/HDMI mode ) -  UCHAR fDualLinkConnector:1;       //bit0=1: Dual Link DVI connector -#else -  UCHAR fDualLinkConnector:1;       //bit0=1: Dual Link DVI connector -  UCHAR fCoherentMode:1;            //bit1=1: Coherent Mode ( for DVI/HDMI mode ) -  UCHAR ucLinkSel:1;                //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E -                                    //    =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F -  UCHAR ucEncoderSel:1;             //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F -  UCHAR ucRefClkSource:2;           //bit5:4: PPLL1 =0, PPLL2=1, DCPLL=2, EXT_CLK=3   <= New -  UCHAR ucTransmitterSel:2;         //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB ) -                                    //        =1 Dig Transmitter 2 ( Uniphy CD ) -                                    //        =2 Dig Transmitter 3 ( Uniphy EF ) -#endif -}ATOM_DIG_TRANSMITTER_CONFIG_V4; - -typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 -{ -  union -  { -    USHORT usPixelClock;      // in 10KHz; for bios convenient -    USHORT usInitInfo;         // when init uniphy,lower 8bit is used for connector type defined in objectid.h -    ATOM_DP_VS_MODE_V4 asMode; // DP Voltage swing mode     Redefined comparing to previous version -  }; -  union -  { -  ATOM_DIG_TRANSMITTER_CONFIG_V4 acConfig; -  UCHAR ucConfig; -  }; -  UCHAR ucAction;                // define as ATOM_TRANSMITER_ACTION_XXX -  UCHAR ucLaneNum; -  UCHAR ucReserved[3]; -}DIG_TRANSMITTER_CONTROL_PARAMETERS_V4; - -//ucConfig -//Bit0 -#define ATOM_TRANSMITTER_CONFIG_V4_DUAL_LINK_CONNECTOR         0x01 -//Bit1 -#define ATOM_TRANSMITTER_CONFIG_V4_COHERENT                      0x02 -//Bit2 -#define ATOM_TRANSMITTER_CONFIG_V4_LINK_SEL_MASK              0x04 -#define ATOM_TRANSMITTER_CONFIG_V4_LINKA                       0x00 -#define ATOM_TRANSMITTER_CONFIG_V4_LINKB                        0x04 -// Bit3 -#define ATOM_TRANSMITTER_CONFIG_V4_ENCODER_SEL_MASK           0x08 -#define ATOM_TRANSMITTER_CONFIG_V4_DIG1_ENCODER                0x00 -#define ATOM_TRANSMITTER_CONFIG_V4_DIG2_ENCODER                0x08 -// Bit5:4 -#define ATOM_TRANSMITTER_CONFIG_V4_REFCLK_SEL_MASK            0x30 -#define ATOM_TRANSMITTER_CONFIG_V4_P1PLL                       0x00 -#define ATOM_TRANSMITTER_CONFIG_V4_P2PLL                      0x10 -#define ATOM_TRANSMITTER_CONFIG_V4_DCPLL                      0x20   // New in _V4 -#define ATOM_TRANSMITTER_CONFIG_V4_REFCLK_SRC_EXT           0x30   // Changed comparing to V3 -// Bit7:6 -#define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER_SEL_MASK     0xC0 -#define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER1              0x00   //AB -#define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER2              0x40   //CD -#define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER3              0x80   //EF - - -typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V5 -{ -#if ATOM_BIG_ENDIAN -  UCHAR ucReservd1:1; -  UCHAR ucHPDSel:3; -  UCHAR ucPhyClkSrcId:2; -  UCHAR ucCoherentMode:1; -  UCHAR ucReserved:1; -#else -  UCHAR ucReserved:1; -  UCHAR ucCoherentMode:1; -  UCHAR ucPhyClkSrcId:2; -  UCHAR ucHPDSel:3; -  UCHAR ucReservd1:1; -#endif -}ATOM_DIG_TRANSMITTER_CONFIG_V5; - -typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 -{ -  USHORT usSymClock;              // Encoder Clock in 10kHz,(DP mode)= linkclock/10, (TMDS/LVDS/HDMI)= pixel clock,  (HDMI deep color), =pixel clock * deep_color_ratio -  UCHAR  ucPhyId;                   // 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4= UNIPHYE 5=UNIPHYF -  UCHAR  ucAction;                // define as ATOM_TRANSMITER_ACTION_xxx -  UCHAR  ucLaneNum;                 // indicate lane number 1-8 -  UCHAR  ucConnObjId;               // Connector Object Id defined in ObjectId.h -  UCHAR  ucDigMode;                 // indicate DIG mode -  union{ -  ATOM_DIG_TRANSMITTER_CONFIG_V5 asConfig; -  UCHAR ucConfig; -  }; -  UCHAR  ucDigEncoderSel;           // indicate DIG front end encoder -  UCHAR  ucDPLaneSet; -  UCHAR  ucReserved; -  UCHAR  ucReserved1; -}DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5; - -//ucPhyId -#define ATOM_PHY_ID_UNIPHYA                                 0 -#define ATOM_PHY_ID_UNIPHYB                                 1 -#define ATOM_PHY_ID_UNIPHYC                                 2 -#define ATOM_PHY_ID_UNIPHYD                                 3 -#define ATOM_PHY_ID_UNIPHYE                                 4 -#define ATOM_PHY_ID_UNIPHYF                                 5 -#define ATOM_PHY_ID_UNIPHYG                                 6 - -// ucDigEncoderSel -#define ATOM_TRANMSITTER_V5__DIGA_SEL                       0x01 -#define ATOM_TRANMSITTER_V5__DIGB_SEL                       0x02 -#define ATOM_TRANMSITTER_V5__DIGC_SEL                       0x04 -#define ATOM_TRANMSITTER_V5__DIGD_SEL                       0x08 -#define ATOM_TRANMSITTER_V5__DIGE_SEL                       0x10 -#define ATOM_TRANMSITTER_V5__DIGF_SEL                       0x20 -#define ATOM_TRANMSITTER_V5__DIGG_SEL                       0x40 - -// ucDigMode -#define ATOM_TRANSMITTER_DIGMODE_V5_DP                      0 -#define ATOM_TRANSMITTER_DIGMODE_V5_LVDS                    1 -#define ATOM_TRANSMITTER_DIGMODE_V5_DVI                     2 -#define ATOM_TRANSMITTER_DIGMODE_V5_HDMI                    3 -#define ATOM_TRANSMITTER_DIGMODE_V5_SDVO                    4 -#define ATOM_TRANSMITTER_DIGMODE_V5_DP_MST                  5 - -// ucDPLaneSet -#define DP_LANE_SET__0DB_0_4V                               0x00 -#define DP_LANE_SET__0DB_0_6V                               0x01 -#define DP_LANE_SET__0DB_0_8V                               0x02 -#define DP_LANE_SET__0DB_1_2V                               0x03 -#define DP_LANE_SET__3_5DB_0_4V                             0x08 -#define DP_LANE_SET__3_5DB_0_6V                             0x09 -#define DP_LANE_SET__3_5DB_0_8V                             0x0a -#define DP_LANE_SET__6DB_0_4V                               0x10 -#define DP_LANE_SET__6DB_0_6V                               0x11 -#define DP_LANE_SET__9_5DB_0_4V                             0x18 - -// ATOM_DIG_TRANSMITTER_CONFIG_V5 asConfig; -// Bit1 -#define ATOM_TRANSMITTER_CONFIG_V5_COHERENT                      0x02 - -// Bit3:2 -#define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SEL_MASK            0x0c -#define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SEL_SHIFT          0x02 - -#define ATOM_TRANSMITTER_CONFIG_V5_P1PLL                       0x00 -#define ATOM_TRANSMITTER_CONFIG_V5_P2PLL                      0x04 -#define ATOM_TRANSMITTER_CONFIG_V5_P0PLL                      0x08 -#define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SRC_EXT           0x0c -// Bit6:4 -#define ATOM_TRANSMITTER_CONFIG_V5_HPD_SEL_MASK                0x70 -#define ATOM_TRANSMITTER_CONFIG_V5_HPD_SEL_SHIFT            0x04 - -#define ATOM_TRANSMITTER_CONFIG_V5_NO_HPD_SEL                    0x00 -#define ATOM_TRANSMITTER_CONFIG_V5_HPD1_SEL                      0x10 -#define ATOM_TRANSMITTER_CONFIG_V5_HPD2_SEL                      0x20 -#define ATOM_TRANSMITTER_CONFIG_V5_HPD3_SEL                      0x30 -#define ATOM_TRANSMITTER_CONFIG_V5_HPD4_SEL                      0x40 -#define ATOM_TRANSMITTER_CONFIG_V5_HPD5_SEL                      0x50 -#define ATOM_TRANSMITTER_CONFIG_V5_HPD6_SEL                      0x60 - -#define DIG_TRANSMITTER_CONTROL_PS_ALLOCATION_V1_5            DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 - - -/****************************************************************************/ -// Structures used by ExternalEncoderControlTable V1.3 -// ASIC Families: Evergreen, Llano, NI -// ucTableFormatRevision=1 -// ucTableContentRevision=3 -/****************************************************************************/ - -typedef struct _EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3 -{ -  union{ -  USHORT usPixelClock;      // pixel clock in 10Khz, valid when ucAction=SETUP/ENABLE_OUTPUT -  USHORT usConnectorId;     // connector id, valid when ucAction = INIT -  }; -  UCHAR  ucConfig;          // indicate which encoder, and DP link rate when ucAction = SETUP/ENABLE_OUTPUT -  UCHAR  ucAction;          // -  UCHAR  ucEncoderMode;     // encoder mode, only used when ucAction = SETUP/ENABLE_OUTPUT -  UCHAR  ucLaneNum;         // lane number, only used when ucAction = SETUP/ENABLE_OUTPUT -  UCHAR  ucBitPerColor;     // output bit per color, only valid when ucAction = SETUP/ENABLE_OUTPUT and ucEncodeMode= DP -  UCHAR  ucReserved; -}EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3; - -// ucAction -#define EXTERANL_ENCODER_ACTION_V3_DISABLE_OUTPUT         0x00 -#define EXTERANL_ENCODER_ACTION_V3_ENABLE_OUTPUT          0x01 -#define EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT           0x07 -#define EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP          0x0f -#define EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF   0x10 -#define EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING       0x11 -#define EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION      0x12 -#define EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP              0x14 - -// ucConfig -#define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_MASK            0x03 -#define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ        0x00 -#define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ        0x01 -#define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ        0x02 -#define EXTERNAL_ENCODER_CONFIG_V3_ENCODER_SEL_MAKS          0x70 -#define EXTERNAL_ENCODER_CONFIG_V3_ENCODER1                  0x00 -#define EXTERNAL_ENCODER_CONFIG_V3_ENCODER2                  0x10 -#define EXTERNAL_ENCODER_CONFIG_V3_ENCODER3                  0x20 - -typedef struct _EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 -{ -  EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3 sExtEncoder; -  ULONG ulReserved[2]; -}EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3; - - -/****************************************************************************/ -// Structures used by DAC1OuputControlTable -//                    DAC2OuputControlTable -//                    LVTMAOutputControlTable  (Before DEC30) -//                    TMDSAOutputControlTable  (Before DEC30) -/****************************************************************************/ -typedef struct _DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS -{ -  UCHAR  ucAction;                    // Possible input:ATOM_ENABLE||ATOMDISABLE -                                      // When the display is LCD, in addition to above: -                                      // ATOM_LCD_BLOFF|| ATOM_LCD_BLON ||ATOM_LCD_BL_BRIGHTNESS_CONTROL||ATOM_LCD_SELFTEST_START|| -                                      // ATOM_LCD_SELFTEST_STOP - -  UCHAR  aucPadding[3];               // padding to DWORD aligned -}DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS; - -#define DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS - - -#define CRT1_OUTPUT_CONTROL_PARAMETERS     DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS -#define CRT1_OUTPUT_CONTROL_PS_ALLOCATION  DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION - -#define CRT2_OUTPUT_CONTROL_PARAMETERS     DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS -#define CRT2_OUTPUT_CONTROL_PS_ALLOCATION  DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION - -#define CV1_OUTPUT_CONTROL_PARAMETERS      DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS -#define CV1_OUTPUT_CONTROL_PS_ALLOCATION   DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION - -#define TV1_OUTPUT_CONTROL_PARAMETERS      DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS -#define TV1_OUTPUT_CONTROL_PS_ALLOCATION   DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION - -#define DFP1_OUTPUT_CONTROL_PARAMETERS     DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS -#define DFP1_OUTPUT_CONTROL_PS_ALLOCATION  DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION - -#define DFP2_OUTPUT_CONTROL_PARAMETERS     DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS -#define DFP2_OUTPUT_CONTROL_PS_ALLOCATION  DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION - -#define LCD1_OUTPUT_CONTROL_PARAMETERS     DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS -#define LCD1_OUTPUT_CONTROL_PS_ALLOCATION  DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION - -#define DVO_OUTPUT_CONTROL_PARAMETERS      DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS -#define DVO_OUTPUT_CONTROL_PS_ALLOCATION   DIG_TRANSMITTER_CONTROL_PS_ALLOCATION -#define DVO_OUTPUT_CONTROL_PARAMETERS_V3   DIG_TRANSMITTER_CONTROL_PARAMETERS - - -typedef struct _LVTMA_OUTPUT_CONTROL_PARAMETERS_V2 -{ -  // Possible value of ucAction -  // ATOM_TRANSMITTER_ACTION_LCD_BLON -  // ATOM_TRANSMITTER_ACTION_LCD_BLOFF -  // ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL -  // ATOM_TRANSMITTER_ACTION_POWER_ON -  // ATOM_TRANSMITTER_ACTION_POWER_OFF -  UCHAR  ucAction; -  UCHAR  ucBriLevel; -  USHORT usPwmFreq;                  // in unit of Hz, 200 means 200Hz -}LVTMA_OUTPUT_CONTROL_PARAMETERS_V2; - - - -/****************************************************************************/ -// Structures used by BlankCRTCTable -/****************************************************************************/ -typedef struct _BLANK_CRTC_PARAMETERS -{ -  UCHAR  ucCRTC;                       // ATOM_CRTC1 or ATOM_CRTC2 -  UCHAR  ucBlanking;                  // ATOM_BLANKING or ATOM_BLANKINGOFF -  USHORT usBlackColorRCr; -  USHORT usBlackColorGY; -  USHORT usBlackColorBCb; -}BLANK_CRTC_PARAMETERS; -#define BLANK_CRTC_PS_ALLOCATION    BLANK_CRTC_PARAMETERS - -/****************************************************************************/ -// Structures used by EnableCRTCTable -//                    EnableCRTCMemReqTable -//                    UpdateCRTC_DoubleBufferRegistersTable -/****************************************************************************/ -typedef struct _ENABLE_CRTC_PARAMETERS -{ -  UCHAR ucCRTC;                         // ATOM_CRTC1 or ATOM_CRTC2 -  UCHAR ucEnable;                     // ATOM_ENABLE or ATOM_DISABLE -  UCHAR ucPadding[2]; -}ENABLE_CRTC_PARAMETERS; -#define ENABLE_CRTC_PS_ALLOCATION   ENABLE_CRTC_PARAMETERS - -/****************************************************************************/ -// Structures used by SetCRTC_OverScanTable -/****************************************************************************/ -typedef struct _SET_CRTC_OVERSCAN_PARAMETERS -{ -  USHORT usOverscanRight;             // right -  USHORT usOverscanLeft;              // left -  USHORT usOverscanBottom;            // bottom -  USHORT usOverscanTop;               // top -  UCHAR  ucCRTC;                      // ATOM_CRTC1 or ATOM_CRTC2 -  UCHAR  ucPadding[3]; -}SET_CRTC_OVERSCAN_PARAMETERS; -#define SET_CRTC_OVERSCAN_PS_ALLOCATION  SET_CRTC_OVERSCAN_PARAMETERS - -/****************************************************************************/ -// Structures used by SetCRTC_ReplicationTable -/****************************************************************************/ -typedef struct _SET_CRTC_REPLICATION_PARAMETERS -{ -  UCHAR ucH_Replication;              // horizontal replication -  UCHAR ucV_Replication;              // vertical replication -  UCHAR usCRTC;                       // ATOM_CRTC1 or ATOM_CRTC2 -  UCHAR ucPadding; -}SET_CRTC_REPLICATION_PARAMETERS; -#define SET_CRTC_REPLICATION_PS_ALLOCATION  SET_CRTC_REPLICATION_PARAMETERS - -/****************************************************************************/ -// Structures used by SelectCRTC_SourceTable -/****************************************************************************/ -typedef struct _SELECT_CRTC_SOURCE_PARAMETERS -{ -  UCHAR ucCRTC;                         // ATOM_CRTC1 or ATOM_CRTC2 -  UCHAR ucDevice;                     // ATOM_DEVICE_CRT1|ATOM_DEVICE_CRT2|.... -  UCHAR ucPadding[2]; -}SELECT_CRTC_SOURCE_PARAMETERS; -#define SELECT_CRTC_SOURCE_PS_ALLOCATION  SELECT_CRTC_SOURCE_PARAMETERS - -typedef struct _SELECT_CRTC_SOURCE_PARAMETERS_V2 -{ -  UCHAR ucCRTC;                         // ATOM_CRTC1 or ATOM_CRTC2 -  UCHAR ucEncoderID;                  // DAC1/DAC2/TVOUT/DIG1/DIG2/DVO -  UCHAR ucEncodeMode;                           // Encoding mode, only valid when using DIG1/DIG2/DVO -  UCHAR ucPadding; -}SELECT_CRTC_SOURCE_PARAMETERS_V2; - -//ucEncoderID -//#define ASIC_INT_DAC1_ENCODER_ID                      0x00 -//#define ASIC_INT_TV_ENCODER_ID                           0x02 -//#define ASIC_INT_DIG1_ENCODER_ID                        0x03 -//#define ASIC_INT_DAC2_ENCODER_ID                        0x04 -//#define ASIC_EXT_TV_ENCODER_ID                           0x06 -//#define ASIC_INT_DVO_ENCODER_ID                           0x07 -//#define ASIC_INT_DIG2_ENCODER_ID                        0x09 -//#define ASIC_EXT_DIG_ENCODER_ID                           0x05 - -//ucEncodeMode -//#define ATOM_ENCODER_MODE_DP                              0 -//#define ATOM_ENCODER_MODE_LVDS                           1 -//#define ATOM_ENCODER_MODE_DVI                              2 -//#define ATOM_ENCODER_MODE_HDMI                           3 -//#define ATOM_ENCODER_MODE_SDVO                           4 -//#define ATOM_ENCODER_MODE_TV                              13 -//#define ATOM_ENCODER_MODE_CV                              14 -//#define ATOM_ENCODER_MODE_CRT                              15 - - -typedef struct _SELECT_CRTC_SOURCE_PARAMETERS_V3 -{ -  UCHAR ucCRTC;                         // ATOM_CRTC1 or ATOM_CRTC2 -  UCHAR ucEncoderID;                    // DAC1/DAC2/TVOUT/DIG1/DIG2/DVO -  UCHAR ucEncodeMode;                   // Encoding mode, only valid when using DIG1/DIG2/DVO -  UCHAR ucDstBpc;                       // PANEL_6/8/10/12BIT_PER_COLOR -}SELECT_CRTC_SOURCE_PARAMETERS_V3; - - -/****************************************************************************/ -// Structures used by SetPixelClockTable -//                    GetPixelClockTable -/****************************************************************************/ -//Major revision=1., Minor revision=1 -typedef struct _PIXEL_CLOCK_PARAMETERS -{ -  USHORT usPixelClock;                // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div) -                                      // 0 means disable PPLL -  USHORT usRefDiv;                    // Reference divider -  USHORT usFbDiv;                     // feedback divider -  UCHAR  ucPostDiv;                   // post divider -  UCHAR  ucFracFbDiv;                 // fractional feedback divider -  UCHAR  ucPpll;                      // ATOM_PPLL1 or ATOM_PPL2 -  UCHAR  ucRefDivSrc;                 // ATOM_PJITTER or ATO_NONPJITTER -  UCHAR  ucCRTC;                      // Which CRTC uses this Ppll -  UCHAR  ucPadding; -}PIXEL_CLOCK_PARAMETERS; - -//Major revision=1., Minor revision=2, add ucMiscIfno -//ucMiscInfo: -#define MISC_FORCE_REPROG_PIXEL_CLOCK 0x1 -#define MISC_DEVICE_INDEX_MASK        0xF0 -#define MISC_DEVICE_INDEX_SHIFT       4 - -typedef struct _PIXEL_CLOCK_PARAMETERS_V2 -{ -  USHORT usPixelClock;                // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div) -                                      // 0 means disable PPLL -  USHORT usRefDiv;                    // Reference divider -  USHORT usFbDiv;                     // feedback divider -  UCHAR  ucPostDiv;                   // post divider -  UCHAR  ucFracFbDiv;                 // fractional feedback divider -  UCHAR  ucPpll;                      // ATOM_PPLL1 or ATOM_PPL2 -  UCHAR  ucRefDivSrc;                 // ATOM_PJITTER or ATO_NONPJITTER -  UCHAR  ucCRTC;                      // Which CRTC uses this Ppll -  UCHAR  ucMiscInfo;                  // Different bits for different purpose, bit [7:4] as device index, bit[0]=Force prog -}PIXEL_CLOCK_PARAMETERS_V2; - -//Major revision=1., Minor revision=3, structure/definition change -//ucEncoderMode: -//ATOM_ENCODER_MODE_DP -//ATOM_ENOCDER_MODE_LVDS -//ATOM_ENOCDER_MODE_DVI -//ATOM_ENOCDER_MODE_HDMI -//ATOM_ENOCDER_MODE_SDVO -//ATOM_ENCODER_MODE_TV                                          13 -//ATOM_ENCODER_MODE_CV                                          14 -//ATOM_ENCODER_MODE_CRT                                          15 - -//ucDVOConfig -//#define DVO_ENCODER_CONFIG_RATE_SEL                     0x01 -//#define DVO_ENCODER_CONFIG_DDR_SPEED                  0x00 -//#define DVO_ENCODER_CONFIG_SDR_SPEED                  0x01 -//#define DVO_ENCODER_CONFIG_OUTPUT_SEL                  0x0c -//#define DVO_ENCODER_CONFIG_LOW12BIT                     0x00 -//#define DVO_ENCODER_CONFIG_UPPER12BIT                  0x04 -//#define DVO_ENCODER_CONFIG_24BIT                        0x08 - -//ucMiscInfo: also changed, see below -#define PIXEL_CLOCK_MISC_FORCE_PROG_PPLL                  0x01 -#define PIXEL_CLOCK_MISC_VGA_MODE                              0x02 -#define PIXEL_CLOCK_MISC_CRTC_SEL_MASK                     0x04 -#define PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1                     0x00 -#define PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2                     0x04 -#define PIXEL_CLOCK_MISC_USE_ENGINE_FOR_DISPCLK         0x08 -#define PIXEL_CLOCK_MISC_REF_DIV_SRC                    0x10 -// V1.4 for RoadRunner -#define PIXEL_CLOCK_V4_MISC_SS_ENABLE               0x10 -#define PIXEL_CLOCK_V4_MISC_COHERENT_MODE           0x20 - - -typedef struct _PIXEL_CLOCK_PARAMETERS_V3 -{ -  USHORT usPixelClock;                // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div) -                                      // 0 means disable PPLL. For VGA PPLL,make sure this value is not 0. -  USHORT usRefDiv;                    // Reference divider -  USHORT usFbDiv;                     // feedback divider -  UCHAR  ucPostDiv;                   // post divider -  UCHAR  ucFracFbDiv;                 // fractional feedback divider -  UCHAR  ucPpll;                      // ATOM_PPLL1 or ATOM_PPL2 -  UCHAR  ucTransmitterId;             // graphic encoder id defined in objectId.h -   union -   { -  UCHAR  ucEncoderMode;               // encoder type defined as ATOM_ENCODER_MODE_DP/DVI/HDMI/ -   UCHAR  ucDVOConfig;                           // when use DVO, need to know SDR/DDR, 12bit or 24bit -   }; -  UCHAR  ucMiscInfo;                  // bit[0]=Force program, bit[1]= set pclk for VGA, b[2]= CRTC sel -                                      // bit[3]=0:use PPLL for dispclk source, =1: use engine clock for dispclock source -                                      // bit[4]=0:use XTALIN as the source of reference divider,=1 use the pre-defined clock as the source of reference divider -}PIXEL_CLOCK_PARAMETERS_V3; - -#define PIXEL_CLOCK_PARAMETERS_LAST                     PIXEL_CLOCK_PARAMETERS_V2 -#define GET_PIXEL_CLOCK_PS_ALLOCATION                  PIXEL_CLOCK_PARAMETERS_LAST - - -typedef struct _PIXEL_CLOCK_PARAMETERS_V5 -{ -  UCHAR  ucCRTC;             // ATOM_CRTC1~6, indicate the CRTC controller to -                             // drive the pixel clock. not used for DCPLL case. -  union{ -  UCHAR  ucReserved; -  UCHAR  ucFracFbDiv;        // [gphan] temporary to prevent build problem.  remove it after driver code is changed. -  }; -  USHORT usPixelClock;       // target the pixel clock to drive the CRTC timing -                             // 0 means disable PPLL/DCPLL. -  USHORT usFbDiv;            // feedback divider integer part. -  UCHAR  ucPostDiv;          // post divider. -  UCHAR  ucRefDiv;           // Reference divider -  UCHAR  ucPpll;             // ATOM_PPLL1/ATOM_PPLL2/ATOM_DCPLL -  UCHAR  ucTransmitterID;    // ASIC encoder id defined in objectId.h, -                             // indicate which graphic encoder will be used. -  UCHAR  ucEncoderMode;      // Encoder mode: -  UCHAR  ucMiscInfo;         // bit[0]= Force program PPLL -                             // bit[1]= when VGA timing is used. -                             // bit[3:2]= HDMI panel bit depth: =0: 24bpp =1:30bpp, =2:32bpp -                             // bit[4]= RefClock source for PPLL. -                             // =0: XTLAIN( default mode ) -                              // =1: other external clock source, which is pre-defined -                             //     by VBIOS depend on the feature required. -                             // bit[7:5]: reserved. -  ULONG  ulFbDivDecFrac;     // 20 bit feedback divider decimal fraction part, range from 1~999999 ( 0.000001 to 0.999999 ) - -}PIXEL_CLOCK_PARAMETERS_V5; - -#define PIXEL_CLOCK_V5_MISC_FORCE_PROG_PPLL               0x01 -#define PIXEL_CLOCK_V5_MISC_VGA_MODE                        0x02 -#define PIXEL_CLOCK_V5_MISC_HDMI_BPP_MASK           0x0c -#define PIXEL_CLOCK_V5_MISC_HDMI_24BPP              0x00 -#define PIXEL_CLOCK_V5_MISC_HDMI_30BPP              0x04 -#define PIXEL_CLOCK_V5_MISC_HDMI_32BPP              0x08 -#define PIXEL_CLOCK_V5_MISC_REF_DIV_SRC             0x10 - -typedef struct _CRTC_PIXEL_CLOCK_FREQ -{ -#if ATOM_BIG_ENDIAN -  ULONG  ucCRTC:8;            // ATOM_CRTC1~6, indicate the CRTC controller to -                              // drive the pixel clock. not used for DCPLL case. -  ULONG  ulPixelClock:24;     // target the pixel clock to drive the CRTC timing. -                              // 0 means disable PPLL/DCPLL. Expanded to 24 bits comparing to previous version. -#else -  ULONG  ulPixelClock:24;     // target the pixel clock to drive the CRTC timing. -                              // 0 means disable PPLL/DCPLL. Expanded to 24 bits comparing to previous version. -  ULONG  ucCRTC:8;            // ATOM_CRTC1~6, indicate the CRTC controller to -                              // drive the pixel clock. not used for DCPLL case. -#endif -}CRTC_PIXEL_CLOCK_FREQ; - -typedef struct _PIXEL_CLOCK_PARAMETERS_V6 -{ -  union{ -    CRTC_PIXEL_CLOCK_FREQ ulCrtcPclkFreq;    // pixel clock and CRTC id frequency -    ULONG ulDispEngClkFreq;                  // dispclk frequency -  }; -  USHORT usFbDiv;            // feedback divider integer part. -  UCHAR  ucPostDiv;          // post divider. -  UCHAR  ucRefDiv;           // Reference divider -  UCHAR  ucPpll;             // ATOM_PPLL1/ATOM_PPLL2/ATOM_DCPLL -  UCHAR  ucTransmitterID;    // ASIC encoder id defined in objectId.h, -                             // indicate which graphic encoder will be used. -  UCHAR  ucEncoderMode;      // Encoder mode: -  UCHAR  ucMiscInfo;         // bit[0]= Force program PPLL -                             // bit[1]= when VGA timing is used. -                             // bit[3:2]= HDMI panel bit depth: =0: 24bpp =1:30bpp, =2:32bpp -                             // bit[4]= RefClock source for PPLL. -                             // =0: XTLAIN( default mode ) -                              // =1: other external clock source, which is pre-defined -                             //     by VBIOS depend on the feature required. -                             // bit[7:5]: reserved. -  ULONG  ulFbDivDecFrac;     // 20 bit feedback divider decimal fraction part, range from 1~999999 ( 0.000001 to 0.999999 ) - -}PIXEL_CLOCK_PARAMETERS_V6; - -#define PIXEL_CLOCK_V6_MISC_FORCE_PROG_PPLL               0x01 -#define PIXEL_CLOCK_V6_MISC_VGA_MODE                        0x02 -#define PIXEL_CLOCK_V6_MISC_HDMI_BPP_MASK           0x0c -#define PIXEL_CLOCK_V6_MISC_HDMI_24BPP              0x00 -#define PIXEL_CLOCK_V6_MISC_HDMI_36BPP              0x04 -#define PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6           0x08    //for V6, the correct defintion for 36bpp should be 2 for 36bpp(2:1) -#define PIXEL_CLOCK_V6_MISC_HDMI_30BPP              0x08 -#define PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6           0x04    //for V6, the correct defintion for 30bpp should be 1 for 36bpp(5:4) -#define PIXEL_CLOCK_V6_MISC_HDMI_48BPP              0x0c -#define PIXEL_CLOCK_V6_MISC_REF_DIV_SRC             0x10 -#define PIXEL_CLOCK_V6_MISC_GEN_DPREFCLK            0x40 -#define PIXEL_CLOCK_V6_MISC_DPREFCLK_BYPASS         0x40 - -typedef struct _GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V2 -{ -  PIXEL_CLOCK_PARAMETERS_V3 sDispClkInput; -}GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V2; - -typedef struct _GET_DISP_PLL_STATUS_OUTPUT_PARAMETERS_V2 -{ -  UCHAR  ucStatus; -  UCHAR  ucRefDivSrc;                 // =1: reference clock source from XTALIN, =0: source from PCIE ref clock -  UCHAR  ucReserved[2]; -}GET_DISP_PLL_STATUS_OUTPUT_PARAMETERS_V2; - -typedef struct _GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V3 -{ -  PIXEL_CLOCK_PARAMETERS_V5 sDispClkInput; -}GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V3; - - -/****************************************************************************/ -// Structures used by AdjustDisplayPllTable -/****************************************************************************/ -typedef struct _ADJUST_DISPLAY_PLL_PARAMETERS -{ -   USHORT usPixelClock; -   UCHAR ucTransmitterID; -   UCHAR ucEncodeMode; -   union -   { -      UCHAR ucDVOConfig;                           //if DVO, need passing link rate and output 12bitlow or 24bit -      UCHAR ucConfig;                                 //if none DVO, not defined yet -   }; -   UCHAR ucReserved[3]; -}ADJUST_DISPLAY_PLL_PARAMETERS; - -#define ADJUST_DISPLAY_CONFIG_SS_ENABLE            0x10 -#define ADJUST_DISPLAY_PLL_PS_ALLOCATION              ADJUST_DISPLAY_PLL_PARAMETERS - -typedef struct _ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3 -{ -   USHORT usPixelClock;                    // target pixel clock -   UCHAR ucTransmitterID;                  // GPU transmitter id defined in objectid.h -   UCHAR ucEncodeMode;                     // encoder mode: CRT, LVDS, DP, TMDS or HDMI -  UCHAR ucDispPllConfig;                 // display pll configure parameter defined as following DISPPLL_CONFIG_XXXX -  UCHAR ucExtTransmitterID;               // external encoder id. -   UCHAR ucReserved[2]; -}ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3; - -// usDispPllConfig v1.2 for RoadRunner -#define DISPPLL_CONFIG_DVO_RATE_SEL                0x0001     // need only when ucTransmitterID = DVO -#define DISPPLL_CONFIG_DVO_DDR_SPEED               0x0000     // need only when ucTransmitterID = DVO -#define DISPPLL_CONFIG_DVO_SDR_SPEED               0x0001     // need only when ucTransmitterID = DVO -#define DISPPLL_CONFIG_DVO_OUTPUT_SEL              0x000c     // need only when ucTransmitterID = DVO -#define DISPPLL_CONFIG_DVO_LOW12BIT                0x0000     // need only when ucTransmitterID = DVO -#define DISPPLL_CONFIG_DVO_UPPER12BIT              0x0004     // need only when ucTransmitterID = DVO -#define DISPPLL_CONFIG_DVO_24BIT                   0x0008     // need only when ucTransmitterID = DVO -#define DISPPLL_CONFIG_SS_ENABLE                   0x0010     // Only used when ucEncoderMode = DP or LVDS -#define DISPPLL_CONFIG_COHERENT_MODE               0x0020     // Only used when ucEncoderMode = TMDS or HDMI -#define DISPPLL_CONFIG_DUAL_LINK                   0x0040     // Only used when ucEncoderMode = TMDS or LVDS - - -typedef struct _ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3 -{ -  ULONG ulDispPllFreq;                 // return display PPLL freq which is used to generate the pixclock, and related idclk, symclk etc -  UCHAR ucRefDiv;                      // if it is none-zero, it is used to be calculated the other ppll parameter fb_divider and post_div ( if it is not given ) -  UCHAR ucPostDiv;                     // if it is none-zero, it is used to be calculated the other ppll parameter fb_divider -  UCHAR ucReserved[2]; -}ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3; - -typedef struct _ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 -{ -  union -  { -    ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3  sInput; -    ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3 sOutput; -  }; -} ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3; - -/****************************************************************************/ -// Structures used by EnableYUVTable -/****************************************************************************/ -typedef struct _ENABLE_YUV_PARAMETERS -{ -  UCHAR ucEnable;                     // ATOM_ENABLE:Enable YUV or ATOM_DISABLE:Disable YUV (RGB) -  UCHAR ucCRTC;                       // Which CRTC needs this YUV or RGB format -  UCHAR ucPadding[2]; -}ENABLE_YUV_PARAMETERS; -#define ENABLE_YUV_PS_ALLOCATION ENABLE_YUV_PARAMETERS - -/****************************************************************************/ -// Structures used by GetMemoryClockTable -/****************************************************************************/ -typedef struct _GET_MEMORY_CLOCK_PARAMETERS -{ -  ULONG ulReturnMemoryClock;          // current memory speed in 10KHz unit -} GET_MEMORY_CLOCK_PARAMETERS; -#define GET_MEMORY_CLOCK_PS_ALLOCATION  GET_MEMORY_CLOCK_PARAMETERS - -/****************************************************************************/ -// Structures used by GetEngineClockTable -/****************************************************************************/ -typedef struct _GET_ENGINE_CLOCK_PARAMETERS -{ -  ULONG ulReturnEngineClock;          // current engine speed in 10KHz unit -} GET_ENGINE_CLOCK_PARAMETERS; -#define GET_ENGINE_CLOCK_PS_ALLOCATION  GET_ENGINE_CLOCK_PARAMETERS - -/****************************************************************************/ -// Following Structures and constant may be obsolete -/****************************************************************************/ -//Maxium 8 bytes,the data read in will be placed in the parameter space. -//Read operaion successeful when the paramter space is non-zero, otherwise read operation failed -typedef struct _READ_EDID_FROM_HW_I2C_DATA_PARAMETERS -{ -  USHORT    usPrescale;         //Ratio between Engine clock and I2C clock -  USHORT    usVRAMAddress;      //Adress in Frame Buffer where to pace raw EDID -  USHORT    usStatus;           //When use output: lower byte EDID checksum, high byte hardware status -                                //WHen use input:  lower byte as 'byte to read':currently limited to 128byte or 1byte -  UCHAR     ucSlaveAddr;        //Read from which slave -  UCHAR     ucLineNumber;       //Read from which HW assisted line -}READ_EDID_FROM_HW_I2C_DATA_PARAMETERS; -#define READ_EDID_FROM_HW_I2C_DATA_PS_ALLOCATION  READ_EDID_FROM_HW_I2C_DATA_PARAMETERS - - -#define  ATOM_WRITE_I2C_FORMAT_PSOFFSET_PSDATABYTE                  0 -#define  ATOM_WRITE_I2C_FORMAT_PSOFFSET_PSTWODATABYTES              1 -#define  ATOM_WRITE_I2C_FORMAT_PSCOUNTER_PSOFFSET_IDDATABLOCK       2 -#define  ATOM_WRITE_I2C_FORMAT_PSCOUNTER_IDOFFSET_PLUS_IDDATABLOCK  3 -#define  ATOM_WRITE_I2C_FORMAT_IDCOUNTER_IDOFFSET_IDDATABLOCK       4 - -typedef struct _WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS -{ -  USHORT    usPrescale;         //Ratio between Engine clock and I2C clock -  USHORT    usByteOffset;       //Write to which byte -                                //Upper portion of usByteOffset is Format of data -                                //1bytePS+offsetPS -                                //2bytesPS+offsetPS -                                //blockID+offsetPS -                                //blockID+offsetID -                                //blockID+counterID+offsetID -  UCHAR     ucData;             //PS data1 -  UCHAR     ucStatus;           //Status byte 1=success, 2=failure, Also is used as PS data2 -  UCHAR     ucSlaveAddr;        //Write to which slave -  UCHAR     ucLineNumber;       //Write from which HW assisted line -}WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS; - -#define WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION  WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS - -typedef struct _SET_UP_HW_I2C_DATA_PARAMETERS -{ -  USHORT    usPrescale;         //Ratio between Engine clock and I2C clock -  UCHAR     ucSlaveAddr;        //Write to which slave -  UCHAR     ucLineNumber;       //Write from which HW assisted line -}SET_UP_HW_I2C_DATA_PARAMETERS; - -/**************************************************************************/ -#define SPEED_FAN_CONTROL_PS_ALLOCATION   WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS - - -/****************************************************************************/ -// Structures used by PowerConnectorDetectionTable -/****************************************************************************/ -typedef struct   _POWER_CONNECTOR_DETECTION_PARAMETERS -{ -  UCHAR   ucPowerConnectorStatus;      //Used for return value 0: detected, 1:not detected -   UCHAR   ucPwrBehaviorId; -   USHORT   usPwrBudget;                         //how much power currently boot to in unit of watt -}POWER_CONNECTOR_DETECTION_PARAMETERS; - -typedef struct POWER_CONNECTOR_DETECTION_PS_ALLOCATION -{ -  UCHAR   ucPowerConnectorStatus;      //Used for return value 0: detected, 1:not detected -   UCHAR   ucReserved; -   USHORT   usPwrBudget;                         //how much power currently boot to in unit of watt -  WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION    sReserved; -}POWER_CONNECTOR_DETECTION_PS_ALLOCATION; - - -/****************************LVDS SS Command Table Definitions**********************/ - -/****************************************************************************/ -// Structures used by EnableSpreadSpectrumOnPPLLTable -/****************************************************************************/ -typedef struct   _ENABLE_LVDS_SS_PARAMETERS -{ -  USHORT  usSpreadSpectrumPercentage; -  UCHAR   ucSpreadSpectrumType;           //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD -  UCHAR   ucSpreadSpectrumStepSize_Delay; //bits3:2 SS_STEP_SIZE; bit 6:4 SS_DELAY -  UCHAR   ucEnable;                       //ATOM_ENABLE or ATOM_DISABLE -  UCHAR   ucPadding[3]; -}ENABLE_LVDS_SS_PARAMETERS; - -//ucTableFormatRevision=1,ucTableContentRevision=2 -typedef struct   _ENABLE_LVDS_SS_PARAMETERS_V2 -{ -  USHORT  usSpreadSpectrumPercentage; -  UCHAR   ucSpreadSpectrumType;           //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD -  UCHAR   ucSpreadSpectrumStep;           // -  UCHAR   ucEnable;                       //ATOM_ENABLE or ATOM_DISABLE -  UCHAR   ucSpreadSpectrumDelay; -  UCHAR   ucSpreadSpectrumRange; -  UCHAR   ucPadding; -}ENABLE_LVDS_SS_PARAMETERS_V2; - -//This new structure is based on ENABLE_LVDS_SS_PARAMETERS but expands to SS on PPLL, so other devices can use SS. -typedef struct   _ENABLE_SPREAD_SPECTRUM_ON_PPLL -{ -  USHORT  usSpreadSpectrumPercentage; -  UCHAR   ucSpreadSpectrumType;           // Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD -  UCHAR   ucSpreadSpectrumStep;           // -  UCHAR   ucEnable;                       // ATOM_ENABLE or ATOM_DISABLE -  UCHAR   ucSpreadSpectrumDelay; -  UCHAR   ucSpreadSpectrumRange; -  UCHAR   ucPpll;                                      // ATOM_PPLL1/ATOM_PPLL2 -}ENABLE_SPREAD_SPECTRUM_ON_PPLL; - - typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 -{ -  USHORT  usSpreadSpectrumPercentage; -  UCHAR   ucSpreadSpectrumType;           // Bit[0]: 0-Down Spread,1-Center Spread. -                                        // Bit[1]: 1-Ext. 0-Int. -                                        // Bit[3:2]: =0 P1PLL =1 P2PLL =2 DCPLL -                                        // Bits[7:4] reserved -  UCHAR   ucEnable;                       // ATOM_ENABLE or ATOM_DISABLE -  USHORT  usSpreadSpectrumAmount;         // Includes SS_AMOUNT_FBDIV[7:0] and SS_AMOUNT_NFRAC_SLIP[11:8] -  USHORT  usSpreadSpectrumStep;           // SS_STEP_SIZE_DSFRAC -}ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2; - -#define ATOM_PPLL_SS_TYPE_V2_DOWN_SPREAD      0x00 -#define ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD    0x01 -#define ATOM_PPLL_SS_TYPE_V2_EXT_SPREAD       0x02 -#define ATOM_PPLL_SS_TYPE_V2_PPLL_SEL_MASK    0x0c -#define ATOM_PPLL_SS_TYPE_V2_P1PLL            0x00 -#define ATOM_PPLL_SS_TYPE_V2_P2PLL            0x04 -#define ATOM_PPLL_SS_TYPE_V2_DCPLL            0x08 -#define ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK     0x00FF -#define ATOM_PPLL_SS_AMOUNT_V2_FBDIV_SHIFT    0 -#define ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK     0x0F00 -#define ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT    8 - -// Used by DCE5.0 - typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 -{ -  USHORT  usSpreadSpectrumAmountFrac;   // SS_AMOUNT_DSFRAC New in DCE5.0 -  UCHAR   ucSpreadSpectrumType;           // Bit[0]: 0-Down Spread,1-Center Spread. -                                        // Bit[1]: 1-Ext. 0-Int. -                                        // Bit[3:2]: =0 P1PLL =1 P2PLL =2 DCPLL -                                        // Bits[7:4] reserved -  UCHAR   ucEnable;                       // ATOM_ENABLE or ATOM_DISABLE -  USHORT  usSpreadSpectrumAmount;         // Includes SS_AMOUNT_FBDIV[7:0] and SS_AMOUNT_NFRAC_SLIP[11:8] -  USHORT  usSpreadSpectrumStep;           // SS_STEP_SIZE_DSFRAC -}ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3; - - -#define ATOM_PPLL_SS_TYPE_V3_DOWN_SPREAD      0x00 -#define ATOM_PPLL_SS_TYPE_V3_CENTRE_SPREAD    0x01 -#define ATOM_PPLL_SS_TYPE_V3_EXT_SPREAD       0x02 -#define ATOM_PPLL_SS_TYPE_V3_PPLL_SEL_MASK    0x0c -#define ATOM_PPLL_SS_TYPE_V3_P1PLL            0x00 -#define ATOM_PPLL_SS_TYPE_V3_P2PLL            0x04 -#define ATOM_PPLL_SS_TYPE_V3_DCPLL            0x08 -#define ATOM_PPLL_SS_TYPE_V3_P0PLL            ATOM_PPLL_SS_TYPE_V3_DCPLL -#define ATOM_PPLL_SS_AMOUNT_V3_FBDIV_MASK     0x00FF -#define ATOM_PPLL_SS_AMOUNT_V3_FBDIV_SHIFT    0 -#define ATOM_PPLL_SS_AMOUNT_V3_NFRAC_MASK     0x0F00 -#define ATOM_PPLL_SS_AMOUNT_V3_NFRAC_SHIFT    8 - -#define ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION  ENABLE_SPREAD_SPECTRUM_ON_PPLL - -typedef struct _SET_PIXEL_CLOCK_PS_ALLOCATION -{ -  PIXEL_CLOCK_PARAMETERS sPCLKInput; -  ENABLE_SPREAD_SPECTRUM_ON_PPLL sReserved;//Caller doesn't need to init this portion -}SET_PIXEL_CLOCK_PS_ALLOCATION; - - - -#define ENABLE_VGA_RENDER_PS_ALLOCATION   SET_PIXEL_CLOCK_PS_ALLOCATION - -/****************************************************************************/ -// Structures used by ### -/****************************************************************************/ -typedef struct   _MEMORY_TRAINING_PARAMETERS -{ -  ULONG ulTargetMemoryClock;          //In 10Khz unit -}MEMORY_TRAINING_PARAMETERS; -#define MEMORY_TRAINING_PS_ALLOCATION MEMORY_TRAINING_PARAMETERS - - -typedef struct   _MEMORY_TRAINING_PARAMETERS_V1_2 -{ -  USHORT usMemTrainingMode; -  USHORT usReserved; -}MEMORY_TRAINING_PARAMETERS_V1_2; - -//usMemTrainingMode -#define NORMAL_MEMORY_TRAINING_MODE       0 -#define ENTER_DRAM_SELFREFRESH_MODE       1 -#define EXIT_DRAM_SELFRESH_MODE           2 - -/****************************LVDS and other encoder command table definitions **********************/ - - -/****************************************************************************/ -// Structures used by LVDSEncoderControlTable   (Before DEC30) -//                    LVTMAEncoderControlTable  (Before DEC30) -//                    TMDSAEncoderControlTable  (Before DEC30) -/****************************************************************************/ -typedef struct _LVDS_ENCODER_CONTROL_PARAMETERS -{ -  USHORT usPixelClock;  // in 10KHz; for bios convenient -  UCHAR  ucMisc;        // bit0=0: Enable single link -                        //     =1: Enable dual link -                        // Bit1=0: 666RGB -                        //     =1: 888RGB -  UCHAR  ucAction;      // 0: turn off encoder -                        // 1: setup and turn on encoder -}LVDS_ENCODER_CONTROL_PARAMETERS; - -#define LVDS_ENCODER_CONTROL_PS_ALLOCATION  LVDS_ENCODER_CONTROL_PARAMETERS - -#define TMDS1_ENCODER_CONTROL_PARAMETERS    LVDS_ENCODER_CONTROL_PARAMETERS -#define TMDS1_ENCODER_CONTROL_PS_ALLOCATION TMDS1_ENCODER_CONTROL_PARAMETERS - -#define TMDS2_ENCODER_CONTROL_PARAMETERS    TMDS1_ENCODER_CONTROL_PARAMETERS -#define TMDS2_ENCODER_CONTROL_PS_ALLOCATION TMDS2_ENCODER_CONTROL_PARAMETERS - -//ucTableFormatRevision=1,ucTableContentRevision=2 -typedef struct _LVDS_ENCODER_CONTROL_PARAMETERS_V2 -{ -  USHORT usPixelClock;  // in 10KHz; for bios convenient -  UCHAR  ucMisc;        // see PANEL_ENCODER_MISC_xx defintions below -  UCHAR  ucAction;      // 0: turn off encoder -                        // 1: setup and turn on encoder -  UCHAR  ucTruncate;    // bit0=0: Disable truncate -                        //     =1: Enable truncate -                        // bit4=0: 666RGB -                        //     =1: 888RGB -  UCHAR  ucSpatial;     // bit0=0: Disable spatial dithering -                        //     =1: Enable spatial dithering -                        // bit4=0: 666RGB -                        //     =1: 888RGB -  UCHAR  ucTemporal;    // bit0=0: Disable temporal dithering -                        //     =1: Enable temporal dithering -                        // bit4=0: 666RGB -                        //     =1: 888RGB -                        // bit5=0: Gray level 2 -                        //     =1: Gray level 4 -  UCHAR  ucFRC;         // bit4=0: 25FRC_SEL pattern E -                        //     =1: 25FRC_SEL pattern F -                        // bit6:5=0: 50FRC_SEL pattern A -                        //       =1: 50FRC_SEL pattern B -                        //       =2: 50FRC_SEL pattern C -                        //       =3: 50FRC_SEL pattern D -                        // bit7=0: 75FRC_SEL pattern E -                        //     =1: 75FRC_SEL pattern F -}LVDS_ENCODER_CONTROL_PARAMETERS_V2; - -#define LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2  LVDS_ENCODER_CONTROL_PARAMETERS_V2 - -#define TMDS1_ENCODER_CONTROL_PARAMETERS_V2    LVDS_ENCODER_CONTROL_PARAMETERS_V2 -#define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_V2 TMDS1_ENCODER_CONTROL_PARAMETERS_V2 - -#define TMDS2_ENCODER_CONTROL_PARAMETERS_V2    TMDS1_ENCODER_CONTROL_PARAMETERS_V2 -#define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_V2 TMDS2_ENCODER_CONTROL_PARAMETERS_V2 - - -#define LVDS_ENCODER_CONTROL_PARAMETERS_V3     LVDS_ENCODER_CONTROL_PARAMETERS_V2 -#define LVDS_ENCODER_CONTROL_PS_ALLOCATION_V3  LVDS_ENCODER_CONTROL_PARAMETERS_V3 - -#define TMDS1_ENCODER_CONTROL_PARAMETERS_V3    LVDS_ENCODER_CONTROL_PARAMETERS_V3 -#define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_V3 TMDS1_ENCODER_CONTROL_PARAMETERS_V3 - -#define TMDS2_ENCODER_CONTROL_PARAMETERS_V3    LVDS_ENCODER_CONTROL_PARAMETERS_V3 -#define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_V3 TMDS2_ENCODER_CONTROL_PARAMETERS_V3 - -/****************************************************************************/ -// Structures used by ### -/****************************************************************************/ -typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS -{ -  UCHAR    ucEnable;            // Enable or Disable External TMDS encoder -  UCHAR    ucMisc;              // Bit0=0:Enable Single link;=1:Enable Dual link;Bit1 {=0:666RGB, =1:888RGB} -  UCHAR    ucPadding[2]; -}ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS; - -typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION -{ -  ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS    sXTmdsEncoder; -  WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION   sReserved;     //Caller doesn't need to init this portion -}ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION; - -#define ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS_V2  LVDS_ENCODER_CONTROL_PARAMETERS_V2 -typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION_V2 -{ -  ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS_V2    sXTmdsEncoder; -  WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION      sReserved;     //Caller doesn't need to init this portion -}ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION_V2; - -typedef struct _EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION -{ -  DIG_ENCODER_CONTROL_PARAMETERS            sDigEncoder; -  WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; -}EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION; - -/****************************************************************************/ -// Structures used by DVOEncoderControlTable -/****************************************************************************/ -//ucTableFormatRevision=1,ucTableContentRevision=3 -//ucDVOConfig: -#define DVO_ENCODER_CONFIG_RATE_SEL                     0x01 -#define DVO_ENCODER_CONFIG_DDR_SPEED                  0x00 -#define DVO_ENCODER_CONFIG_SDR_SPEED                  0x01 -#define DVO_ENCODER_CONFIG_OUTPUT_SEL                  0x0c -#define DVO_ENCODER_CONFIG_LOW12BIT                     0x00 -#define DVO_ENCODER_CONFIG_UPPER12BIT                  0x04 -#define DVO_ENCODER_CONFIG_24BIT                        0x08 - -typedef struct _DVO_ENCODER_CONTROL_PARAMETERS_V3 -{ -  USHORT usPixelClock; -  UCHAR  ucDVOConfig; -  UCHAR  ucAction;                                          //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT -  UCHAR  ucReseved[4]; -}DVO_ENCODER_CONTROL_PARAMETERS_V3; -#define DVO_ENCODER_CONTROL_PS_ALLOCATION_V3   DVO_ENCODER_CONTROL_PARAMETERS_V3 - -typedef struct _DVO_ENCODER_CONTROL_PARAMETERS_V1_4 -{ -  USHORT usPixelClock; -  UCHAR  ucDVOConfig; -  UCHAR  ucAction;                                          //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT -  UCHAR  ucBitPerColor;                       //please refer to definition of PANEL_xBIT_PER_COLOR -  UCHAR  ucReseved[3]; -}DVO_ENCODER_CONTROL_PARAMETERS_V1_4; -#define DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4   DVO_ENCODER_CONTROL_PARAMETERS_V1_4 - - -//ucTableFormatRevision=1 -//ucTableContentRevision=3 structure is not changed but usMisc add bit 1 as another input for -// bit1=0: non-coherent mode -//     =1: coherent mode - -//========================================================================================== -//Only change is here next time when changing encoder parameter definitions again! -#define LVDS_ENCODER_CONTROL_PARAMETERS_LAST     LVDS_ENCODER_CONTROL_PARAMETERS_V3 -#define LVDS_ENCODER_CONTROL_PS_ALLOCATION_LAST  LVDS_ENCODER_CONTROL_PARAMETERS_LAST - -#define TMDS1_ENCODER_CONTROL_PARAMETERS_LAST    LVDS_ENCODER_CONTROL_PARAMETERS_V3 -#define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_LAST TMDS1_ENCODER_CONTROL_PARAMETERS_LAST - -#define TMDS2_ENCODER_CONTROL_PARAMETERS_LAST    LVDS_ENCODER_CONTROL_PARAMETERS_V3 -#define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_LAST TMDS2_ENCODER_CONTROL_PARAMETERS_LAST - -#define DVO_ENCODER_CONTROL_PARAMETERS_LAST      DVO_ENCODER_CONTROL_PARAMETERS -#define DVO_ENCODER_CONTROL_PS_ALLOCATION_LAST   DVO_ENCODER_CONTROL_PS_ALLOCATION - -//========================================================================================== -#define PANEL_ENCODER_MISC_DUAL                0x01 -#define PANEL_ENCODER_MISC_COHERENT            0x02 -#define   PANEL_ENCODER_MISC_TMDS_LINKB                0x04 -#define   PANEL_ENCODER_MISC_HDMI_TYPE                0x08 - -#define PANEL_ENCODER_ACTION_DISABLE           ATOM_DISABLE -#define PANEL_ENCODER_ACTION_ENABLE            ATOM_ENABLE -#define PANEL_ENCODER_ACTION_COHERENTSEQ       (ATOM_ENABLE+1) - -#define PANEL_ENCODER_TRUNCATE_EN              0x01 -#define PANEL_ENCODER_TRUNCATE_DEPTH           0x10 -#define PANEL_ENCODER_SPATIAL_DITHER_EN        0x01 -#define PANEL_ENCODER_SPATIAL_DITHER_DEPTH     0x10 -#define PANEL_ENCODER_TEMPORAL_DITHER_EN       0x01 -#define PANEL_ENCODER_TEMPORAL_DITHER_DEPTH    0x10 -#define PANEL_ENCODER_TEMPORAL_LEVEL_4         0x20 -#define PANEL_ENCODER_25FRC_MASK               0x10 -#define PANEL_ENCODER_25FRC_E                  0x00 -#define PANEL_ENCODER_25FRC_F                  0x10 -#define PANEL_ENCODER_50FRC_MASK               0x60 -#define PANEL_ENCODER_50FRC_A                  0x00 -#define PANEL_ENCODER_50FRC_B                  0x20 -#define PANEL_ENCODER_50FRC_C                  0x40 -#define PANEL_ENCODER_50FRC_D                  0x60 -#define PANEL_ENCODER_75FRC_MASK               0x80 -#define PANEL_ENCODER_75FRC_E                  0x00 -#define PANEL_ENCODER_75FRC_F                  0x80 - -/****************************************************************************/ -// Structures used by SetVoltageTable -/****************************************************************************/ -#define SET_VOLTAGE_TYPE_ASIC_VDDC             1 -#define SET_VOLTAGE_TYPE_ASIC_MVDDC            2 -#define SET_VOLTAGE_TYPE_ASIC_MVDDQ            3 -#define SET_VOLTAGE_TYPE_ASIC_VDDCI            4 -#define SET_VOLTAGE_INIT_MODE                  5 -#define SET_VOLTAGE_GET_MAX_VOLTAGE            6               //Gets the Max. voltage for the soldered Asic - -#define SET_ASIC_VOLTAGE_MODE_ALL_SOURCE       0x1 -#define SET_ASIC_VOLTAGE_MODE_SOURCE_A         0x2 -#define SET_ASIC_VOLTAGE_MODE_SOURCE_B         0x4 - -#define   SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE      0x0 -#define   SET_ASIC_VOLTAGE_MODE_GET_GPIOVAL      0x1 -#define   SET_ASIC_VOLTAGE_MODE_GET_GPIOMASK     0x2 - -typedef struct   _SET_VOLTAGE_PARAMETERS -{ -  UCHAR    ucVoltageType;               // To tell which voltage to set up, VDDC/MVDDC/MVDDQ -  UCHAR    ucVoltageMode;               // To set all, to set source A or source B or ... -  UCHAR    ucVoltageIndex;              // An index to tell which voltage level -  UCHAR    ucReserved; -}SET_VOLTAGE_PARAMETERS; - -typedef struct   _SET_VOLTAGE_PARAMETERS_V2 -{ -  UCHAR    ucVoltageType;               // To tell which voltage to set up, VDDC/MVDDC/MVDDQ -  UCHAR    ucVoltageMode;               // Not used, maybe use for state machine for differen power mode -  USHORT   usVoltageLevel;              // real voltage level -}SET_VOLTAGE_PARAMETERS_V2; - -// used by both SetVoltageTable v1.3 and v1.4 -typedef struct   _SET_VOLTAGE_PARAMETERS_V1_3 -{ -  UCHAR    ucVoltageType;               // To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI -  UCHAR    ucVoltageMode;               // Indicate action: Set voltage level -  USHORT   usVoltageLevel;              // real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) -}SET_VOLTAGE_PARAMETERS_V1_3; - -//ucVoltageType -#define VOLTAGE_TYPE_VDDC                    1 -#define VOLTAGE_TYPE_MVDDC                   2 -#define VOLTAGE_TYPE_MVDDQ                   3 -#define VOLTAGE_TYPE_VDDCI                   4 -#define VOLTAGE_TYPE_VDDGFX                  5 -#define VOLTAGE_TYPE_PCC                     6 - -#define VOLTAGE_TYPE_GENERIC_I2C_1           0x11 -#define VOLTAGE_TYPE_GENERIC_I2C_2           0x12 -#define VOLTAGE_TYPE_GENERIC_I2C_3           0x13 -#define VOLTAGE_TYPE_GENERIC_I2C_4           0x14 -#define VOLTAGE_TYPE_GENERIC_I2C_5           0x15 -#define VOLTAGE_TYPE_GENERIC_I2C_6           0x16 -#define VOLTAGE_TYPE_GENERIC_I2C_7           0x17 -#define VOLTAGE_TYPE_GENERIC_I2C_8           0x18 -#define VOLTAGE_TYPE_GENERIC_I2C_9           0x19 -#define VOLTAGE_TYPE_GENERIC_I2C_10          0x1A - -//SET_VOLTAGE_PARAMETERS_V3.ucVoltageMode -#define ATOM_SET_VOLTAGE                     0        //Set voltage Level -#define ATOM_INIT_VOLTAGE_REGULATOR          3        //Init Regulator -#define ATOM_SET_VOLTAGE_PHASE               4        //Set Vregulator Phase, only for SVID/PVID regulator -#define ATOM_GET_MAX_VOLTAGE                 6        //Get Max Voltage, not used from SetVoltageTable v1.3 -#define ATOM_GET_VOLTAGE_LEVEL               6        //Get Voltage level from vitual voltage ID, not used for SetVoltage v1.4 -#define ATOM_GET_LEAKAGE_ID                  8        //Get Leakage Voltage Id ( starting from SMU7x IP ), SetVoltage v1.4 - -// define vitual voltage id in usVoltageLevel -#define ATOM_VIRTUAL_VOLTAGE_ID0             0xff01 -#define ATOM_VIRTUAL_VOLTAGE_ID1             0xff02 -#define ATOM_VIRTUAL_VOLTAGE_ID2             0xff03 -#define ATOM_VIRTUAL_VOLTAGE_ID3             0xff04 -#define ATOM_VIRTUAL_VOLTAGE_ID4             0xff05 -#define ATOM_VIRTUAL_VOLTAGE_ID5             0xff06 -#define ATOM_VIRTUAL_VOLTAGE_ID6             0xff07 -#define ATOM_VIRTUAL_VOLTAGE_ID7             0xff08 - -typedef struct _SET_VOLTAGE_PS_ALLOCATION -{ -  SET_VOLTAGE_PARAMETERS sASICSetVoltage; -  WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; -}SET_VOLTAGE_PS_ALLOCATION; - -// New Added from SI for GetVoltageInfoTable, input parameter structure -typedef struct  _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_1 -{ -  UCHAR    ucVoltageType;               // Input: To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI -  UCHAR    ucVoltageMode;               // Input: Indicate action: Get voltage info -  USHORT   usVoltageLevel;              // Input: real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) or Leakage Id -  ULONG    ulReserved; -}GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_1; - -// New Added from SI for GetVoltageInfoTable, output parameter structure when ucVotlageMode == ATOM_GET_VOLTAGE_VID -typedef struct  _GET_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1 -{ -  ULONG    ulVotlageGpioState; -  ULONG    ulVoltageGPioMask; -}GET_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1; - -// New Added from SI for GetVoltageInfoTable, output parameter structure when ucVotlageMode == ATOM_GET_VOLTAGE_STATEx_LEAKAGE_VID -typedef struct  _GET_LEAKAGE_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1 -{ -  USHORT   usVoltageLevel; -  USHORT   usVoltageId;                                  // Voltage Id programmed in Voltage Regulator -  ULONG    ulReseved; -}GET_LEAKAGE_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1; - -// GetVoltageInfo v1.1 ucVoltageMode -#define ATOM_GET_VOLTAGE_VID                0x00 -#define ATOM_GET_VOTLAGE_INIT_SEQ           0x03 -#define ATOM_GET_VOLTTAGE_PHASE_PHASE_VID   0x04 -#define ATOM_GET_VOLTAGE_SVID2              0x07        //Get SVI2 Regulator Info - -// for SI, this state map to 0xff02 voltage state in Power Play table, which is power boost state -#define   ATOM_GET_VOLTAGE_STATE0_LEAKAGE_VID 0x10 -// for SI, this state map to 0xff01 voltage state in Power Play table, which is performance state -#define   ATOM_GET_VOLTAGE_STATE1_LEAKAGE_VID 0x11 - -#define   ATOM_GET_VOLTAGE_STATE2_LEAKAGE_VID 0x12 -#define   ATOM_GET_VOLTAGE_STATE3_LEAKAGE_VID 0x13 - - -// New Added from CI Hawaii for GetVoltageInfoTable, input parameter structure -typedef struct  _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2 -{ -  UCHAR    ucVoltageType;               // Input: To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI -  UCHAR    ucVoltageMode;               // Input: Indicate action: Get voltage info -  USHORT   usVoltageLevel;              // Input: real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) or Leakage Id -  ULONG    ulSCLKFreq;                  // Input: when ucVoltageMode= ATOM_GET_VOLTAGE_EVV_VOLTAGE, DPM state SCLK frequency, Define in PPTable SCLK/Voltage dependence table -}GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2; - -// New in GetVoltageInfo v1.2 ucVoltageMode -#define ATOM_GET_VOLTAGE_EVV_VOLTAGE        0x09 - -// New Added from CI Hawaii for EVV feature -typedef struct  _GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2 -{ -  USHORT   usVoltageLevel;                               // real voltage level in unit of mv -  USHORT   usVoltageId;                                  // Voltage Id programmed in Voltage Regulator -  USHORT   usTDP_Current;                                // TDP_Current in unit of  0.01A -  USHORT   usTDP_Power;                                  // TDP_Current in unit  of 0.1W -}GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2; - -/****************************************************************************/ -// Structures used by TVEncoderControlTable -/****************************************************************************/ -typedef struct _TV_ENCODER_CONTROL_PARAMETERS -{ -  USHORT usPixelClock;                // in 10KHz; for bios convenient -  UCHAR  ucTvStandard;                // See definition "ATOM_TV_NTSC ..." -  UCHAR  ucAction;                    // 0: turn off encoder -                                      // 1: setup and turn on encoder -}TV_ENCODER_CONTROL_PARAMETERS; - -typedef struct _TV_ENCODER_CONTROL_PS_ALLOCATION -{ -  TV_ENCODER_CONTROL_PARAMETERS sTVEncoder; -  WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION    sReserved; // Don't set this one -}TV_ENCODER_CONTROL_PS_ALLOCATION; - -//==============================Data Table Portion==================================== - - -/****************************************************************************/ -// Structure used in Data.mtb -/****************************************************************************/ -typedef struct _ATOM_MASTER_LIST_OF_DATA_TABLES -{ -  USHORT        UtilityPipeLine;          // Offest for the utility to get parser info,Don't change this position! -  USHORT        MultimediaCapabilityInfo; // Only used by MM Lib,latest version 1.1, not configuable from Bios, need to include the table to build Bios -  USHORT        MultimediaConfigInfo;     // Only used by MM Lib,latest version 2.1, not configuable from Bios, need to include the table to build Bios -  USHORT        StandardVESA_Timing;      // Only used by Bios -  USHORT        FirmwareInfo;             // Shared by various SW components,latest version 1.4 -  USHORT        PaletteData;              // Only used by BIOS -  USHORT        LCD_Info;                 // Shared by various SW components,latest version 1.3, was called LVDS_Info -  USHORT        DIGTransmitterInfo;       // Internal used by VBIOS only version 3.1 -  USHORT        AnalogTV_Info;            // Shared by various SW components,latest version 1.1 -  USHORT        SupportedDevicesInfo;     // Will be obsolete from R600 -  USHORT        GPIO_I2C_Info;            // Shared by various SW components,latest version 1.2 will be used from R600 -  USHORT        VRAM_UsageByFirmware;     // Shared by various SW components,latest version 1.3 will be used from R600 -  USHORT        GPIO_Pin_LUT;             // Shared by various SW components,latest version 1.1 -  USHORT        VESA_ToInternalModeLUT;   // Only used by Bios -  USHORT        ComponentVideoInfo;       // Shared by various SW components,latest version 2.1 will be used from R600 -  USHORT        PowerPlayInfo;            // Shared by various SW components,latest version 2.1,new design from R600 -  USHORT        GPUVirtualizationInfo;    // Will be obsolete from R600 -  USHORT        SaveRestoreInfo;          // Only used by Bios -  USHORT        PPLL_SS_Info;             // Shared by various SW components,latest version 1.2, used to call SS_Info, change to new name because of int ASIC SS info -  USHORT        OemInfo;                  // Defined and used by external SW, should be obsolete soon -  USHORT        XTMDS_Info;               // Will be obsolete from R600 -  USHORT        MclkSS_Info;              // Shared by various SW components,latest version 1.1, only enabled when ext SS chip is used -  USHORT        Object_Header;            // Shared by various SW components,latest version 1.1 -  USHORT        IndirectIOAccess;         // Only used by Bios,this table position can't change at all!! -  USHORT        MC_InitParameter;         // Only used by command table -  USHORT        ASIC_VDDC_Info;           // Will be obsolete from R600 -  USHORT        ASIC_InternalSS_Info;     // New tabel name from R600, used to be called "ASIC_MVDDC_Info" -  USHORT        TV_VideoMode;             // Only used by command table -  USHORT        VRAM_Info;                // Only used by command table, latest version 1.3 -  USHORT        MemoryTrainingInfo;       // Used for VBIOS and Diag utility for memory training purpose since R600. the new table rev start from 2.1 -  USHORT        IntegratedSystemInfo;     // Shared by various SW components -  USHORT        ASIC_ProfilingInfo;       // New table name from R600, used to be called "ASIC_VDDCI_Info" for pre-R600 -  USHORT        VoltageObjectInfo;        // Shared by various SW components, latest version 1.1 -  USHORT        PowerSourceInfo;          // Shared by various SW components, latest versoin 1.1 -  USHORT	      ServiceInfo; -}ATOM_MASTER_LIST_OF_DATA_TABLES; - -typedef struct _ATOM_MASTER_DATA_TABLE -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  ATOM_MASTER_LIST_OF_DATA_TABLES   ListOfDataTables; -}ATOM_MASTER_DATA_TABLE; - -// For backward compatible -#define LVDS_Info                LCD_Info -#define DAC_Info                 PaletteData -#define TMDS_Info                DIGTransmitterInfo -#define CompassionateData        GPUVirtualizationInfo - -/****************************************************************************/ -// Structure used in MultimediaCapabilityInfoTable -/****************************************************************************/ -typedef struct _ATOM_MULTIMEDIA_CAPABILITY_INFO -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  ULONG                    ulSignature;      // HW info table signature string "$ATI" -  UCHAR                    ucI2C_Type;       // I2C type (normal GP_IO, ImpactTV GP_IO, Dedicated I2C pin, etc) -  UCHAR                    ucTV_OutInfo;     // Type of TV out supported (3:0) and video out crystal frequency (6:4) and TV data port (7) -  UCHAR                    ucVideoPortInfo;  // Provides the video port capabilities -  UCHAR                    ucHostPortInfo;   // Provides host port configuration information -}ATOM_MULTIMEDIA_CAPABILITY_INFO; - - -/****************************************************************************/ -// Structure used in MultimediaConfigInfoTable -/****************************************************************************/ -typedef struct _ATOM_MULTIMEDIA_CONFIG_INFO -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  ULONG                    ulSignature;      // MM info table signature sting "$MMT" -  UCHAR                    ucTunerInfo;      // Type of tuner installed on the adapter (4:0) and video input for tuner (7:5) -  UCHAR                    ucAudioChipInfo;  // List the audio chip type (3:0) product type (4) and OEM revision (7:5) -  UCHAR                    ucProductID;      // Defines as OEM ID or ATI board ID dependent on product type setting -  UCHAR                    ucMiscInfo1;      // Tuner voltage (1:0) HW teletext support (3:2) FM audio decoder (5:4) reserved (6) audio scrambling (7) -  UCHAR                    ucMiscInfo2;      // I2S input config (0) I2S output config (1) I2S Audio Chip (4:2) SPDIF Output Config (5) reserved (7:6) -  UCHAR                    ucMiscInfo3;      // Video Decoder Type (3:0) Video In Standard/Crystal (7:4) -  UCHAR                    ucMiscInfo4;      // Video Decoder Host Config (2:0) reserved (7:3) -  UCHAR                    ucVideoInput0Info;// Video Input 0 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6) -  UCHAR                    ucVideoInput1Info;// Video Input 1 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6) -  UCHAR                    ucVideoInput2Info;// Video Input 2 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6) -  UCHAR                    ucVideoInput3Info;// Video Input 3 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6) -  UCHAR                    ucVideoInput4Info;// Video Input 4 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6) -}ATOM_MULTIMEDIA_CONFIG_INFO; - - -/****************************************************************************/ -// Structures used in FirmwareInfoTable -/****************************************************************************/ - -// usBIOSCapability Defintion: -// Bit 0 = 0: Bios image is not Posted, =1:Bios image is Posted; -// Bit 1 = 0: Dual CRTC is not supported, =1: Dual CRTC is supported; -// Bit 2 = 0: Extended Desktop is not supported, =1: Extended Desktop is supported; -// Others: Reserved -#define ATOM_BIOS_INFO_ATOM_FIRMWARE_POSTED         0x0001 -#define ATOM_BIOS_INFO_DUAL_CRTC_SUPPORT            0x0002 -#define ATOM_BIOS_INFO_EXTENDED_DESKTOP_SUPPORT     0x0004 -#define ATOM_BIOS_INFO_MEMORY_CLOCK_SS_SUPPORT      0x0008      // (valid from v1.1 ~v1.4):=1: memclk SS enable, =0 memclk SS disable. -#define ATOM_BIOS_INFO_ENGINE_CLOCK_SS_SUPPORT      0x0010      // (valid from v1.1 ~v1.4):=1: engclk SS enable, =0 engclk SS disable. -#define ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU         0x0020 -#define ATOM_BIOS_INFO_WMI_SUPPORT                  0x0040 -#define ATOM_BIOS_INFO_PPMODE_ASSIGNGED_BY_SYSTEM   0x0080 -#define ATOM_BIOS_INFO_HYPERMEMORY_SUPPORT          0x0100 -#define ATOM_BIOS_INFO_HYPERMEMORY_SIZE_MASK        0x1E00 -#define ATOM_BIOS_INFO_VPOST_WITHOUT_FIRST_MODE_SET 0x2000 -#define ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE  0x4000 -#define ATOM_BIOS_INFO_MEMORY_CLOCK_EXT_SS_SUPPORT  0x0008      // (valid from v2.1 ): =1: memclk ss enable with external ss chip -#define ATOM_BIOS_INFO_ENGINE_CLOCK_EXT_SS_SUPPORT  0x0010      // (valid from v2.1 ): =1: engclk ss enable with external ss chip - - -#ifndef _H2INC - -//Please don't add or expand this bitfield structure below, this one will retire soon.! -typedef struct _ATOM_FIRMWARE_CAPABILITY -{ -#if ATOM_BIG_ENDIAN -  USHORT Reserved:1; -  USHORT SCL2Redefined:1; -  USHORT PostWithoutModeSet:1; -  USHORT HyperMemory_Size:4; -  USHORT HyperMemory_Support:1; -  USHORT PPMode_Assigned:1; -  USHORT WMI_SUPPORT:1; -  USHORT GPUControlsBL:1; -  USHORT EngineClockSS_Support:1; -  USHORT MemoryClockSS_Support:1; -  USHORT ExtendedDesktopSupport:1; -  USHORT DualCRTC_Support:1; -  USHORT FirmwarePosted:1; -#else -  USHORT FirmwarePosted:1; -  USHORT DualCRTC_Support:1; -  USHORT ExtendedDesktopSupport:1; -  USHORT MemoryClockSS_Support:1; -  USHORT EngineClockSS_Support:1; -  USHORT GPUControlsBL:1; -  USHORT WMI_SUPPORT:1; -  USHORT PPMode_Assigned:1; -  USHORT HyperMemory_Support:1; -  USHORT HyperMemory_Size:4; -  USHORT PostWithoutModeSet:1; -  USHORT SCL2Redefined:1; -  USHORT Reserved:1; -#endif -}ATOM_FIRMWARE_CAPABILITY; - -typedef union _ATOM_FIRMWARE_CAPABILITY_ACCESS -{ -  ATOM_FIRMWARE_CAPABILITY sbfAccess; -  USHORT                   susAccess; -}ATOM_FIRMWARE_CAPABILITY_ACCESS; - -#else - -typedef union _ATOM_FIRMWARE_CAPABILITY_ACCESS -{ -  USHORT                   susAccess; -}ATOM_FIRMWARE_CAPABILITY_ACCESS; - -#endif - -typedef struct _ATOM_FIRMWARE_INFO -{ -  ATOM_COMMON_TABLE_HEADER        sHeader; -  ULONG                           ulFirmwareRevision; -  ULONG                           ulDefaultEngineClock;       //In 10Khz unit -  ULONG                           ulDefaultMemoryClock;       //In 10Khz unit -  ULONG                           ulDriverTargetEngineClock;  //In 10Khz unit -  ULONG                           ulDriverTargetMemoryClock;  //In 10Khz unit -  ULONG                           ulMaxEngineClockPLL_Output; //In 10Khz unit -  ULONG                           ulMaxMemoryClockPLL_Output; //In 10Khz unit -  ULONG                           ulMaxPixelClockPLL_Output;  //In 10Khz unit -  ULONG                           ulASICMaxEngineClock;       //In 10Khz unit -  ULONG                           ulASICMaxMemoryClock;       //In 10Khz unit -  UCHAR                           ucASICMaxTemperature; -  UCHAR                           ucPadding[3];               //Don't use them -  ULONG                           aulReservedForBIOS[3];      //Don't use them -  USHORT                          usMinEngineClockPLL_Input;  //In 10Khz unit -  USHORT                          usMaxEngineClockPLL_Input;  //In 10Khz unit -  USHORT                          usMinEngineClockPLL_Output; //In 10Khz unit -  USHORT                          usMinMemoryClockPLL_Input;  //In 10Khz unit -  USHORT                          usMaxMemoryClockPLL_Input;  //In 10Khz unit -  USHORT                          usMinMemoryClockPLL_Output; //In 10Khz unit -  USHORT                          usMaxPixelClock;            //In 10Khz unit, Max.  Pclk -  USHORT                          usMinPixelClockPLL_Input;   //In 10Khz unit -  USHORT                          usMaxPixelClockPLL_Input;   //In 10Khz unit -  USHORT                          usMinPixelClockPLL_Output;  //In 10Khz unit, the definitions above can't change!!! -  ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability; -  USHORT                          usReferenceClock;           //In 10Khz unit -  USHORT                          usPM_RTS_Location;          //RTS PM4 starting location in ROM in 1Kb unit -  UCHAR                           ucPM_RTS_StreamSize;        //RTS PM4 packets in Kb unit -  UCHAR                           ucDesign_ID;                //Indicate what is the board design -  UCHAR                           ucMemoryModule_ID;          //Indicate what is the board design -}ATOM_FIRMWARE_INFO; - -typedef struct _ATOM_FIRMWARE_INFO_V1_2 -{ -  ATOM_COMMON_TABLE_HEADER        sHeader; -  ULONG                           ulFirmwareRevision; -  ULONG                           ulDefaultEngineClock;       //In 10Khz unit -  ULONG                           ulDefaultMemoryClock;       //In 10Khz unit -  ULONG                           ulDriverTargetEngineClock;  //In 10Khz unit -  ULONG                           ulDriverTargetMemoryClock;  //In 10Khz unit -  ULONG                           ulMaxEngineClockPLL_Output; //In 10Khz unit -  ULONG                           ulMaxMemoryClockPLL_Output; //In 10Khz unit -  ULONG                           ulMaxPixelClockPLL_Output;  //In 10Khz unit -  ULONG                           ulASICMaxEngineClock;       //In 10Khz unit -  ULONG                           ulASICMaxMemoryClock;       //In 10Khz unit -  UCHAR                           ucASICMaxTemperature; -  UCHAR                           ucMinAllowedBL_Level; -  UCHAR                           ucPadding[2];               //Don't use them -  ULONG                           aulReservedForBIOS[2];      //Don't use them -  ULONG                           ulMinPixelClockPLL_Output;  //In 10Khz unit -  USHORT                          usMinEngineClockPLL_Input;  //In 10Khz unit -  USHORT                          usMaxEngineClockPLL_Input;  //In 10Khz unit -  USHORT                          usMinEngineClockPLL_Output; //In 10Khz unit -  USHORT                          usMinMemoryClockPLL_Input;  //In 10Khz unit -  USHORT                          usMaxMemoryClockPLL_Input;  //In 10Khz unit -  USHORT                          usMinMemoryClockPLL_Output; //In 10Khz unit -  USHORT                          usMaxPixelClock;            //In 10Khz unit, Max.  Pclk -  USHORT                          usMinPixelClockPLL_Input;   //In 10Khz unit -  USHORT                          usMaxPixelClockPLL_Input;   //In 10Khz unit -  USHORT                          usMinPixelClockPLL_Output;  //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output -  ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability; -  USHORT                          usReferenceClock;           //In 10Khz unit -  USHORT                          usPM_RTS_Location;          //RTS PM4 starting location in ROM in 1Kb unit -  UCHAR                           ucPM_RTS_StreamSize;        //RTS PM4 packets in Kb unit -  UCHAR                           ucDesign_ID;                //Indicate what is the board design -  UCHAR                           ucMemoryModule_ID;          //Indicate what is the board design -}ATOM_FIRMWARE_INFO_V1_2; - -typedef struct _ATOM_FIRMWARE_INFO_V1_3 -{ -  ATOM_COMMON_TABLE_HEADER        sHeader; -  ULONG                           ulFirmwareRevision; -  ULONG                           ulDefaultEngineClock;       //In 10Khz unit -  ULONG                           ulDefaultMemoryClock;       //In 10Khz unit -  ULONG                           ulDriverTargetEngineClock;  //In 10Khz unit -  ULONG                           ulDriverTargetMemoryClock;  //In 10Khz unit -  ULONG                           ulMaxEngineClockPLL_Output; //In 10Khz unit -  ULONG                           ulMaxMemoryClockPLL_Output; //In 10Khz unit -  ULONG                           ulMaxPixelClockPLL_Output;  //In 10Khz unit -  ULONG                           ulASICMaxEngineClock;       //In 10Khz unit -  ULONG                           ulASICMaxMemoryClock;       //In 10Khz unit -  UCHAR                           ucASICMaxTemperature; -  UCHAR                           ucMinAllowedBL_Level; -  UCHAR                           ucPadding[2];               //Don't use them -  ULONG                           aulReservedForBIOS;         //Don't use them -  ULONG                           ul3DAccelerationEngineClock;//In 10Khz unit -  ULONG                           ulMinPixelClockPLL_Output;  //In 10Khz unit -  USHORT                          usMinEngineClockPLL_Input;  //In 10Khz unit -  USHORT                          usMaxEngineClockPLL_Input;  //In 10Khz unit -  USHORT                          usMinEngineClockPLL_Output; //In 10Khz unit -  USHORT                          usMinMemoryClockPLL_Input;  //In 10Khz unit -  USHORT                          usMaxMemoryClockPLL_Input;  //In 10Khz unit -  USHORT                          usMinMemoryClockPLL_Output; //In 10Khz unit -  USHORT                          usMaxPixelClock;            //In 10Khz unit, Max.  Pclk -  USHORT                          usMinPixelClockPLL_Input;   //In 10Khz unit -  USHORT                          usMaxPixelClockPLL_Input;   //In 10Khz unit -  USHORT                          usMinPixelClockPLL_Output;  //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output -  ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability; -  USHORT                          usReferenceClock;           //In 10Khz unit -  USHORT                          usPM_RTS_Location;          //RTS PM4 starting location in ROM in 1Kb unit -  UCHAR                           ucPM_RTS_StreamSize;        //RTS PM4 packets in Kb unit -  UCHAR                           ucDesign_ID;                //Indicate what is the board design -  UCHAR                           ucMemoryModule_ID;          //Indicate what is the board design -}ATOM_FIRMWARE_INFO_V1_3; - -typedef struct _ATOM_FIRMWARE_INFO_V1_4 -{ -  ATOM_COMMON_TABLE_HEADER        sHeader; -  ULONG                           ulFirmwareRevision; -  ULONG                           ulDefaultEngineClock;       //In 10Khz unit -  ULONG                           ulDefaultMemoryClock;       //In 10Khz unit -  ULONG                           ulDriverTargetEngineClock;  //In 10Khz unit -  ULONG                           ulDriverTargetMemoryClock;  //In 10Khz unit -  ULONG                           ulMaxEngineClockPLL_Output; //In 10Khz unit -  ULONG                           ulMaxMemoryClockPLL_Output; //In 10Khz unit -  ULONG                           ulMaxPixelClockPLL_Output;  //In 10Khz unit -  ULONG                           ulASICMaxEngineClock;       //In 10Khz unit -  ULONG                           ulASICMaxMemoryClock;       //In 10Khz unit -  UCHAR                           ucASICMaxTemperature; -  UCHAR                           ucMinAllowedBL_Level; -  USHORT                          usBootUpVDDCVoltage;        //In MV unit -  USHORT                          usLcdMinPixelClockPLL_Output; // In MHz unit -  USHORT                          usLcdMaxPixelClockPLL_Output; // In MHz unit -  ULONG                           ul3DAccelerationEngineClock;//In 10Khz unit -  ULONG                           ulMinPixelClockPLL_Output;  //In 10Khz unit -  USHORT                          usMinEngineClockPLL_Input;  //In 10Khz unit -  USHORT                          usMaxEngineClockPLL_Input;  //In 10Khz unit -  USHORT                          usMinEngineClockPLL_Output; //In 10Khz unit -  USHORT                          usMinMemoryClockPLL_Input;  //In 10Khz unit -  USHORT                          usMaxMemoryClockPLL_Input;  //In 10Khz unit -  USHORT                          usMinMemoryClockPLL_Output; //In 10Khz unit -  USHORT                          usMaxPixelClock;            //In 10Khz unit, Max.  Pclk -  USHORT                          usMinPixelClockPLL_Input;   //In 10Khz unit -  USHORT                          usMaxPixelClockPLL_Input;   //In 10Khz unit -  USHORT                          usMinPixelClockPLL_Output;  //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output -  ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability; -  USHORT                          usReferenceClock;           //In 10Khz unit -  USHORT                          usPM_RTS_Location;          //RTS PM4 starting location in ROM in 1Kb unit -  UCHAR                           ucPM_RTS_StreamSize;        //RTS PM4 packets in Kb unit -  UCHAR                           ucDesign_ID;                //Indicate what is the board design -  UCHAR                           ucMemoryModule_ID;          //Indicate what is the board design -}ATOM_FIRMWARE_INFO_V1_4; - -//the structure below to be used from Cypress -typedef struct _ATOM_FIRMWARE_INFO_V2_1 -{ -  ATOM_COMMON_TABLE_HEADER        sHeader; -  ULONG                           ulFirmwareRevision; -  ULONG                           ulDefaultEngineClock;       //In 10Khz unit -  ULONG                           ulDefaultMemoryClock;       //In 10Khz unit -  ULONG                           ulReserved1; -  ULONG                           ulReserved2; -  ULONG                           ulMaxEngineClockPLL_Output; //In 10Khz unit -  ULONG                           ulMaxMemoryClockPLL_Output; //In 10Khz unit -  ULONG                           ulMaxPixelClockPLL_Output;  //In 10Khz unit -  ULONG                           ulBinaryAlteredInfo;        //Was ulASICMaxEngineClock -  ULONG                           ulDefaultDispEngineClkFreq; //In 10Khz unit -  UCHAR                           ucReserved1;                //Was ucASICMaxTemperature; -  UCHAR                           ucMinAllowedBL_Level; -  USHORT                          usBootUpVDDCVoltage;        //In MV unit -  USHORT                          usLcdMinPixelClockPLL_Output; // In MHz unit -  USHORT                          usLcdMaxPixelClockPLL_Output; // In MHz unit -  ULONG                           ulReserved4;                //Was ulAsicMaximumVoltage -  ULONG                           ulMinPixelClockPLL_Output;  //In 10Khz unit -  USHORT                          usMinEngineClockPLL_Input;  //In 10Khz unit -  USHORT                          usMaxEngineClockPLL_Input;  //In 10Khz unit -  USHORT                          usMinEngineClockPLL_Output; //In 10Khz unit -  USHORT                          usMinMemoryClockPLL_Input;  //In 10Khz unit -  USHORT                          usMaxMemoryClockPLL_Input;  //In 10Khz unit -  USHORT                          usMinMemoryClockPLL_Output; //In 10Khz unit -  USHORT                          usMaxPixelClock;            //In 10Khz unit, Max.  Pclk -  USHORT                          usMinPixelClockPLL_Input;   //In 10Khz unit -  USHORT                          usMaxPixelClockPLL_Input;   //In 10Khz unit -  USHORT                          usMinPixelClockPLL_Output;  //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output -  ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability; -  USHORT                          usCoreReferenceClock;       //In 10Khz unit -  USHORT                          usMemoryReferenceClock;     //In 10Khz unit -  USHORT                          usUniphyDPModeExtClkFreq;   //In 10Khz unit, if it is 0, In DP Mode Uniphy Input clock from internal PPLL, otherwise Input clock from external Spread clock -  UCHAR                           ucMemoryModule_ID;          //Indicate what is the board design -  UCHAR                           ucReserved4[3]; - -}ATOM_FIRMWARE_INFO_V2_1; - -//the structure below to be used from NI -//ucTableFormatRevision=2 -//ucTableContentRevision=2 - -typedef struct _PRODUCT_BRANDING -{ -    UCHAR     ucEMBEDDED_CAP:2;          // Bit[1:0] Embedded feature level -    UCHAR     ucReserved:2;              // Bit[3:2] Reserved -    UCHAR     ucBRANDING_ID:4;           // Bit[7:4] Branding ID -}PRODUCT_BRANDING; - -typedef struct _ATOM_FIRMWARE_INFO_V2_2 -{ -  ATOM_COMMON_TABLE_HEADER        sHeader; -  ULONG                           ulFirmwareRevision; -  ULONG                           ulDefaultEngineClock;       //In 10Khz unit -  ULONG                           ulDefaultMemoryClock;       //In 10Khz unit -  ULONG                           ulSPLL_OutputFreq;          //In 10Khz unit -  ULONG                           ulGPUPLL_OutputFreq;        //In 10Khz unit -  ULONG                           ulReserved1;                //Was ulMaxEngineClockPLL_Output; //In 10Khz unit* -  ULONG                           ulReserved2;                //Was ulMaxMemoryClockPLL_Output; //In 10Khz unit* -  ULONG                           ulMaxPixelClockPLL_Output;  //In 10Khz unit -  ULONG                           ulBinaryAlteredInfo;        //Was ulASICMaxEngineClock  ? -  ULONG                           ulDefaultDispEngineClkFreq; //In 10Khz unit. This is the frequency before DCDTO, corresponding to usBootUpVDDCVoltage. -  UCHAR                           ucReserved3;                //Was ucASICMaxTemperature; -  UCHAR                           ucMinAllowedBL_Level; -  USHORT                          usBootUpVDDCVoltage;        //In MV unit -  USHORT                          usLcdMinPixelClockPLL_Output; // In MHz unit -  USHORT                          usLcdMaxPixelClockPLL_Output; // In MHz unit -  ULONG                           ulReserved4;                //Was ulAsicMaximumVoltage -  ULONG                           ulMinPixelClockPLL_Output;  //In 10Khz unit -  UCHAR                           ucRemoteDisplayConfig; -  UCHAR                           ucReserved5[3];             //Was usMinEngineClockPLL_Input and usMaxEngineClockPLL_Input -  ULONG                           ulReserved6;                //Was usMinEngineClockPLL_Output and usMinMemoryClockPLL_Input -  ULONG                           ulReserved7;                //Was usMaxMemoryClockPLL_Input and usMinMemoryClockPLL_Output -  USHORT                          usReserved11;               //Was usMaxPixelClock;  //In 10Khz unit, Max.  Pclk used only for DAC -  USHORT                          usMinPixelClockPLL_Input;   //In 10Khz unit -  USHORT                          usMaxPixelClockPLL_Input;   //In 10Khz unit -  USHORT                          usBootUpVDDCIVoltage;       //In unit of mv; Was usMinPixelClockPLL_Output; -  ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability; -  USHORT                          usCoreReferenceClock;       //In 10Khz unit -  USHORT                          usMemoryReferenceClock;     //In 10Khz unit -  USHORT                          usUniphyDPModeExtClkFreq;   //In 10Khz unit, if it is 0, In DP Mode Uniphy Input clock from internal PPLL, otherwise Input clock from external Spread clock -  UCHAR                           ucMemoryModule_ID;          //Indicate what is the board design -  UCHAR                           ucCoolingSolution_ID;       //0: Air cooling; 1: Liquid cooling ... [COOLING_SOLUTION] -  PRODUCT_BRANDING                ucProductBranding;          // Bit[7:4]ucBRANDING_ID: Branding ID, Bit[3:2]ucReserved: Reserved, Bit[1:0]ucEMBEDDED_CAP: Embedded feature level. -  UCHAR                           ucReserved9; -  USHORT                          usBootUpMVDDCVoltage;       //In unit of mv; Was usMinPixelClockPLL_Output; -  USHORT                          usBootUpVDDGFXVoltage;      //In unit of mv; -  ULONG                           ulReserved10[3];            // New added comparing to previous version -}ATOM_FIRMWARE_INFO_V2_2; - -#define ATOM_FIRMWARE_INFO_LAST  ATOM_FIRMWARE_INFO_V2_2 - - -// definition of ucRemoteDisplayConfig -#define REMOTE_DISPLAY_DISABLE                   0x00 -#define REMOTE_DISPLAY_ENABLE                    0x01 - -/****************************************************************************/ -// Structures used in IntegratedSystemInfoTable -/****************************************************************************/ -#define IGP_CAP_FLAG_DYNAMIC_CLOCK_EN      0x2 -#define IGP_CAP_FLAG_AC_CARD               0x4 -#define IGP_CAP_FLAG_SDVO_CARD             0x8 -#define IGP_CAP_FLAG_POSTDIV_BY_2_MODE     0x10 - -typedef struct _ATOM_INTEGRATED_SYSTEM_INFO -{ -  ATOM_COMMON_TABLE_HEADER        sHeader; -  ULONG                           ulBootUpEngineClock;          //in 10kHz unit -  ULONG                           ulBootUpMemoryClock;          //in 10kHz unit -  ULONG                           ulMaxSystemMemoryClock;       //in 10kHz unit -  ULONG                           ulMinSystemMemoryClock;       //in 10kHz unit -  UCHAR                           ucNumberOfCyclesInPeriodHi; -  UCHAR                           ucLCDTimingSel;             //=0:not valid.!=0 sel this timing descriptor from LCD EDID. -  USHORT                          usReserved1; -  USHORT                          usInterNBVoltageLow;        //An intermidiate PMW value to set the voltage -  USHORT                          usInterNBVoltageHigh;       //Another intermidiate PMW value to set the voltage -  ULONG                           ulReserved[2]; - -  USHORT                          usFSBClock;                     //In MHz unit -  USHORT                          usCapabilityFlag;              //Bit0=1 indicates the fake HDMI support,Bit1=0/1 for Dynamic clocking dis/enable -                                                                              //Bit[3:2]== 0:No PCIE card, 1:AC card, 2:SDVO card -                                                              //Bit[4]==1: P/2 mode, ==0: P/1 mode -  USHORT                          usPCIENBCfgReg7;                //bit[7:0]=MUX_Sel, bit[9:8]=MUX_SEL_LEVEL2, bit[10]=Lane_Reversal -  USHORT                          usK8MemoryClock;            //in MHz unit -  USHORT                          usK8SyncStartDelay;         //in 0.01 us unit -  USHORT                          usK8DataReturnTime;         //in 0.01 us unit -  UCHAR                           ucMaxNBVoltage; -  UCHAR                           ucMinNBVoltage; -  UCHAR                           ucMemoryType;                     //[7:4]=1:DDR1;=2:DDR2;=3:DDR3.[3:0] is reserved -  UCHAR                           ucNumberOfCyclesInPeriod;      //CG.FVTHROT_PWM_CTRL_REG0.NumberOfCyclesInPeriod -  UCHAR                           ucStartingPWM_HighTime;     //CG.FVTHROT_PWM_CTRL_REG0.StartingPWM_HighTime -  UCHAR                           ucHTLinkWidth;              //16 bit vs. 8 bit -  UCHAR                           ucMaxNBVoltageHigh; -  UCHAR                           ucMinNBVoltageHigh; -}ATOM_INTEGRATED_SYSTEM_INFO; - -/* Explanation on entries in ATOM_INTEGRATED_SYSTEM_INFO -ulBootUpMemoryClock:    For Intel IGP,it's the UMA system memory clock -                        For AMD IGP,it's 0 if no SidePort memory installed or it's the boot-up SidePort memory clock -ulMaxSystemMemoryClock: For Intel IGP,it's the Max freq from memory SPD if memory runs in ASYNC mode or otherwise (SYNC mode) it's 0 -                        For AMD IGP,for now this can be 0 -ulMinSystemMemoryClock: For Intel IGP,it's 133MHz if memory runs in ASYNC mode or otherwise (SYNC mode) it's 0 -                        For AMD IGP,for now this can be 0 - -usFSBClock:             For Intel IGP,it's FSB Freq -                        For AMD IGP,it's HT Link Speed - -usK8MemoryClock:        For AMD IGP only. For RevF CPU, set it to 200 -usK8SyncStartDelay:     For AMD IGP only. Memory access latency in K8, required for watermark calculation -usK8DataReturnTime:     For AMD IGP only. Memory access latency in K8, required for watermark calculation - -VC:Voltage Control -ucMaxNBVoltage:         Voltage regulator dependent PWM value. Low 8 bits of the value for the max voltage.Set this one to 0xFF if VC without PWM. Set this to 0x0 if no VC at all. -ucMinNBVoltage:         Voltage regulator dependent PWM value. Low 8 bits of the value for the min voltage.Set this one to 0x00 if VC without PWM or no VC at all. - -ucNumberOfCyclesInPeriod:   Indicate how many cycles when PWM duty is 100%. low 8 bits of the value. -ucNumberOfCyclesInPeriodHi: Indicate how many cycles when PWM duty is 100%. high 8 bits of the value.If the PWM has an inverter,set bit [7]==1,otherwise set it 0 - -ucMaxNBVoltageHigh:     Voltage regulator dependent PWM value. High 8 bits of  the value for the max voltage.Set this one to 0xFF if VC without PWM. Set this to 0x0 if no VC at all. -ucMinNBVoltageHigh:     Voltage regulator dependent PWM value. High 8 bits of the value for the min voltage.Set this one to 0x00 if VC without PWM or no VC at all. - - -usInterNBVoltageLow:    Voltage regulator dependent PWM value. The value makes the the voltage >=Min NB voltage but <=InterNBVoltageHigh. Set this to 0x0000 if VC without PWM or no VC at all. -usInterNBVoltageHigh:   Voltage regulator dependent PWM value. The value makes the the voltage >=InterNBVoltageLow but <=Max NB voltage.Set this to 0x0000 if VC without PWM or no VC at all. -*/ - - -/* -The following IGP table is introduced from RS780, which is supposed to be put by SBIOS in FB before IGP VBIOS starts VPOST; -Then VBIOS will copy the whole structure to its image so all GPU SW components can access this data structure to get whatever they need. -The enough reservation should allow us to never change table revisions. Whenever needed, a GPU SW component can use reserved portion for new data entries. - -SW components can access the IGP system infor structure in the same way as before -*/ - - -typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  ULONG                      ulBootUpEngineClock;       //in 10kHz unit -  ULONG                      ulReserved1[2];            //must be 0x0 for the reserved -  ULONG                      ulBootUpUMAClock;          //in 10kHz unit -  ULONG                      ulBootUpSidePortClock;     //in 10kHz unit -  ULONG                      ulMinSidePortClock;        //in 10kHz unit -  ULONG                      ulReserved2[6];            //must be 0x0 for the reserved -  ULONG                      ulSystemConfig;            //see explanation below -  ULONG                      ulBootUpReqDisplayVector; -  ULONG                      ulOtherDisplayMisc; -  ULONG                      ulDDISlot1Config; -  ULONG                      ulDDISlot2Config; -  UCHAR                      ucMemoryType;              //[3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved -  UCHAR                      ucUMAChannelNumber; -  UCHAR                      ucDockingPinBit; -  UCHAR                      ucDockingPinPolarity; -  ULONG                      ulDockingPinCFGInfo; -  ULONG                      ulCPUCapInfo; -  USHORT                     usNumberOfCyclesInPeriod; -  USHORT                     usMaxNBVoltage; -  USHORT                     usMinNBVoltage; -  USHORT                     usBootUpNBVoltage; -  ULONG                      ulHTLinkFreq;              //in 10Khz -  USHORT                     usMinHTLinkWidth; -  USHORT                     usMaxHTLinkWidth; -  USHORT                     usUMASyncStartDelay; -  USHORT                     usUMADataReturnTime; -  USHORT                     usLinkStatusZeroTime; -  USHORT                     usDACEfuse;            //for storing badgap value (for RS880 only) -  ULONG                      ulHighVoltageHTLinkFreq;     // in 10Khz -  ULONG                      ulLowVoltageHTLinkFreq;      // in 10Khz -  USHORT                     usMaxUpStreamHTLinkWidth; -  USHORT                     usMaxDownStreamHTLinkWidth; -  USHORT                     usMinUpStreamHTLinkWidth; -  USHORT                     usMinDownStreamHTLinkWidth; -  USHORT                     usFirmwareVersion;         //0 means FW is not supported. Otherwise it's the FW version loaded by SBIOS and driver should enable FW. -  USHORT                     usFullT0Time;             // Input to calculate minimum HT link change time required by NB P-State. Unit is 0.01us. -  ULONG                      ulReserved3[96];          //must be 0x0 -}ATOM_INTEGRATED_SYSTEM_INFO_V2; - -/* -ulBootUpEngineClock:   Boot-up Engine Clock in 10Khz; -ulBootUpUMAClock:      Boot-up UMA Clock in 10Khz; it must be 0x0 when UMA is not present -ulBootUpSidePortClock: Boot-up SidePort Clock in 10Khz; it must be 0x0 when SidePort Memory is not present,this could be equal to or less than maximum supported Sideport memory clock - -ulSystemConfig: -Bit[0]=1: PowerExpress mode =0 Non-PowerExpress mode; -Bit[1]=1: system boots up at AMD overdrived state or user customized  mode. In this case, driver will just stick to this boot-up mode. No other PowerPlay state -      =0: system boots up at driver control state. Power state depends on PowerPlay table. -Bit[2]=1: PWM method is used on NB voltage control. =0: GPIO method is used. -Bit[3]=1: Only one power state(Performance) will be supported. -      =0: Multiple power states supported from PowerPlay table. -Bit[4]=1: CLMC is supported and enabled on current system. -      =0: CLMC is not supported or enabled on current system. SBIOS need to support HT link/freq change through ATIF interface. -Bit[5]=1: Enable CDLW for all driver control power states. Max HT width is from SBIOS, while Min HT width is determined by display requirement. -      =0: CDLW is disabled. If CLMC is enabled case, Min HT width will be set equal to Max HT width. If CLMC disabled case, Max HT width will be applied. -Bit[6]=1: High Voltage requested for all power states. In this case, voltage will be forced at 1.1v and powerplay table voltage drop/throttling request will be ignored. -      =0: Voltage settings is determined by powerplay table. -Bit[7]=1: Enable CLMC as hybrid Mode. CDLD and CILR will be disabled in this case and we're using legacy C1E. This is workaround for CPU(Griffin) performance issue. -      =0: Enable CLMC as regular mode, CDLD and CILR will be enabled. -Bit[8]=1: CDLF is supported and enabled on current system. -      =0: CDLF is not supported or enabled on current system. -Bit[9]=1: DLL Shut Down feature is enabled on current system. -      =0: DLL Shut Down feature is not enabled or supported on current system. - -ulBootUpReqDisplayVector: This dword is a bit vector indicates what display devices are requested during boot-up. Refer to ATOM_DEVICE_xxx_SUPPORT for the bit vector definitions. - -ulOtherDisplayMisc: [15:8]- Bootup LCD Expansion selection; 0-center, 1-full panel size expansion; -                       [7:0] - BootupTV standard selection; This is a bit vector to indicate what TV standards are supported by the system. Refer to ucTVSuppportedStd definition; - -ulDDISlot1Config: Describes the PCIE lane configuration on this DDI PCIE slot (ADD2 card) or connector (Mobile design). -      [3:0]  - Bit vector to indicate PCIE lane config of the DDI slot/connector on chassis (bit 0=1 lane 3:0; bit 1=1 lane 7:4; bit 2=1 lane 11:8; bit 3=1 lane 15:12) -         [7:4]  - Bit vector to indicate PCIE lane config of the same DDI slot/connector on docking station (bit 4=1 lane 3:0; bit 5=1 lane 7:4; bit 6=1 lane 11:8; bit 7=1 lane 15:12) -      When a DDI connector is not "paired" (meaming two connections mutualexclusive on chassis or docking, only one of them can be connected at one time. -      in both chassis and docking, SBIOS has to duplicate the same PCIE lane info from chassis to docking or vice versa. For example: -      one DDI connector is only populated in docking with PCIE lane 8-11, but there is no paired connection on chassis, SBIOS has to copy bit 6 to bit 2. - -         [15:8] - Lane configuration attribute; -      [23:16]- Connector type, possible value: -               CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D -               CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D -               CONNECTOR_OBJECT_ID_HDMI_TYPE_A -               CONNECTOR_OBJECT_ID_DISPLAYPORT -               CONNECTOR_OBJECT_ID_eDP -         [31:24]- Reserved - -ulDDISlot2Config: Same as Slot1. -ucMemoryType: SidePort memory type, set it to 0x0 when Sideport memory is not installed. Driver needs this info to change sideport memory clock. Not for display in CCC. -For IGP, Hypermemory is the only memory type showed in CCC. - -ucUMAChannelNumber:  how many channels for the UMA; - -ulDockingPinCFGInfo: [15:0]-Bus/Device/Function # to CFG to read this Docking Pin; [31:16]-reg offset in CFG to read this pin -ucDockingPinBit:     which bit in this register to read the pin status; -ucDockingPinPolarity:Polarity of the pin when docked; - -ulCPUCapInfo:        [7:0]=1:Griffin;[7:0]=2:Greyhound;[7:0]=3:K8, [7:0]=4:Pharaoh, other bits reserved for now and must be 0x0 - -usNumberOfCyclesInPeriod:Indicate how many cycles when PWM duty is 100%. - -usMaxNBVoltage:Max. voltage control value in either PWM or GPIO mode. -usMinNBVoltage:Min. voltage control value in either PWM or GPIO mode. -                    GPIO mode: both usMaxNBVoltage & usMinNBVoltage have a valid value ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE=0 -                    PWM mode: both usMaxNBVoltage & usMinNBVoltage have a valid value ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE=1 -                    GPU SW don't control mode: usMaxNBVoltage & usMinNBVoltage=0 and no care about ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE - -usBootUpNBVoltage:Boot-up voltage regulator dependent PWM value. - - -ulHTLinkFreq:       Bootup HT link Frequency in 10Khz. -usMinHTLinkWidth:   Bootup minimum HT link width. If CDLW disabled, this is equal to usMaxHTLinkWidth. -                    If CDLW enabled, both upstream and downstream width should be the same during bootup. -usMaxHTLinkWidth:   Bootup maximum HT link width. If CDLW disabled, this is equal to usMinHTLinkWidth. -                    If CDLW enabled, both upstream and downstream width should be the same during bootup. - -usUMASyncStartDelay: Memory access latency, required for watermark calculation -usUMADataReturnTime: Memory access latency, required for watermark calculation -usLinkStatusZeroTime:Memory access latency required for watermark calculation, set this to 0x0 for K8 CPU, set a proper value in 0.01 the unit of us -for Griffin or Greyhound. SBIOS needs to convert to actual time by: -                     if T0Ttime [5:4]=00b, then usLinkStatusZeroTime=T0Ttime [3:0]*0.1us (0.0 to 1.5us) -                     if T0Ttime [5:4]=01b, then usLinkStatusZeroTime=T0Ttime [3:0]*0.5us (0.0 to 7.5us) -                     if T0Ttime [5:4]=10b, then usLinkStatusZeroTime=T0Ttime [3:0]*2.0us (0.0 to 30us) -                     if T0Ttime [5:4]=11b, and T0Ttime [3:0]=0x0 to 0xa, then usLinkStatusZeroTime=T0Ttime [3:0]*20us (0.0 to 200us) - -ulHighVoltageHTLinkFreq:     HT link frequency for power state with low voltage. If boot up runs in HT1, this must be 0. -                             This must be less than or equal to ulHTLinkFreq(bootup frequency). -ulLowVoltageHTLinkFreq:      HT link frequency for power state with low voltage or voltage scaling 1.0v~1.1v. If boot up runs in HT1, this must be 0. -                             This must be less than or equal to ulHighVoltageHTLinkFreq. - -usMaxUpStreamHTLinkWidth:    Asymmetric link width support in the future, to replace usMaxHTLinkWidth. Not used for now. -usMaxDownStreamHTLinkWidth:  same as above. -usMinUpStreamHTLinkWidth:    Asymmetric link width support in the future, to replace usMinHTLinkWidth. Not used for now. -usMinDownStreamHTLinkWidth:  same as above. -*/ - -// ATOM_INTEGRATED_SYSTEM_INFO::ulCPUCapInfo  - CPU type definition -#define    INTEGRATED_SYSTEM_INFO__UNKNOWN_CPU             0 -#define    INTEGRATED_SYSTEM_INFO__AMD_CPU__GRIFFIN        1 -#define    INTEGRATED_SYSTEM_INFO__AMD_CPU__GREYHOUND      2 -#define    INTEGRATED_SYSTEM_INFO__AMD_CPU__K8             3 -#define    INTEGRATED_SYSTEM_INFO__AMD_CPU__PHARAOH        4 -#define    INTEGRATED_SYSTEM_INFO__AMD_CPU__OROCHI         5 - -#define    INTEGRATED_SYSTEM_INFO__AMD_CPU__MAX_CODE       INTEGRATED_SYSTEM_INFO__AMD_CPU__OROCHI    // this deff reflects max defined CPU code - -#define SYSTEM_CONFIG_POWEREXPRESS_ENABLE                 0x00000001 -#define SYSTEM_CONFIG_RUN_AT_OVERDRIVE_ENGINE             0x00000002 -#define SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE                  0x00000004 -#define SYSTEM_CONFIG_PERFORMANCE_POWERSTATE_ONLY         0x00000008 -#define SYSTEM_CONFIG_CLMC_ENABLED                        0x00000010 -#define SYSTEM_CONFIG_CDLW_ENABLED                        0x00000020 -#define SYSTEM_CONFIG_HIGH_VOLTAGE_REQUESTED              0x00000040 -#define SYSTEM_CONFIG_CLMC_HYBRID_MODE_ENABLED            0x00000080 -#define SYSTEM_CONFIG_CDLF_ENABLED                        0x00000100 -#define SYSTEM_CONFIG_DLL_SHUTDOWN_ENABLED                0x00000200 - -#define IGP_DDI_SLOT_LANE_CONFIG_MASK                     0x000000FF - -#define b0IGP_DDI_SLOT_LANE_MAP_MASK                      0x0F -#define b0IGP_DDI_SLOT_DOCKING_LANE_MAP_MASK              0xF0 -#define b0IGP_DDI_SLOT_CONFIG_LANE_0_3                    0x01 -#define b0IGP_DDI_SLOT_CONFIG_LANE_4_7                    0x02 -#define b0IGP_DDI_SLOT_CONFIG_LANE_8_11                   0x04 -#define b0IGP_DDI_SLOT_CONFIG_LANE_12_15                  0x08 - -#define IGP_DDI_SLOT_ATTRIBUTE_MASK                       0x0000FF00 -#define IGP_DDI_SLOT_CONFIG_REVERSED                      0x00000100 -#define b1IGP_DDI_SLOT_CONFIG_REVERSED                    0x01 - -#define IGP_DDI_SLOT_CONNECTOR_TYPE_MASK                  0x00FF0000 - -// IntegratedSystemInfoTable new Rev is V5 after V2, because of the real rev of V2 is v1.4. This rev is used for RR -typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V5 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  ULONG                        ulBootUpEngineClock;       //in 10kHz unit -  ULONG                      ulDentistVCOFreq;          //Dentist VCO clock in 10kHz unit, the source of GPU SCLK, LCLK, UCLK and VCLK. -  ULONG                      ulLClockFreq;              //GPU Lclk freq in 10kHz unit, have relationship with NCLK in NorthBridge -  ULONG                        ulBootUpUMAClock;          //in 10kHz unit -  ULONG                      ulReserved1[8];            //must be 0x0 for the reserved -  ULONG                      ulBootUpReqDisplayVector; -  ULONG                      ulOtherDisplayMisc; -  ULONG                      ulReserved2[4];            //must be 0x0 for the reserved -  ULONG                      ulSystemConfig;            //TBD -  ULONG                      ulCPUCapInfo;              //TBD -  USHORT                     usMaxNBVoltage;            //high NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse; -  USHORT                     usMinNBVoltage;            //low NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse; -  USHORT                     usBootUpNBVoltage;         //boot up NB voltage -  UCHAR                      ucHtcTmpLmt;               //bit [22:16] of D24F3x64 Hardware Thermal Control (HTC) Register, may not be needed, TBD -  UCHAR                      ucTjOffset;                //bit [28:22] of D24F3xE4 Thermtrip Status Register,may not be needed, TBD -  ULONG                      ulReserved3[4];            //must be 0x0 for the reserved -  ULONG                      ulDDISlot1Config;          //see above ulDDISlot1Config definition -  ULONG                      ulDDISlot2Config; -  ULONG                      ulDDISlot3Config; -  ULONG                      ulDDISlot4Config; -  ULONG                      ulReserved4[4];            //must be 0x0 for the reserved -  UCHAR                      ucMemoryType;              //[3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved -  UCHAR                      ucUMAChannelNumber; -  USHORT                     usReserved; -  ULONG                      ulReserved5[4];            //must be 0x0 for the reserved -  ULONG                      ulCSR_M3_ARB_CNTL_DEFAULT[10];//arrays with values for CSR M3 arbiter for default -  ULONG                      ulCSR_M3_ARB_CNTL_UVD[10]; //arrays with values for CSR M3 arbiter for UVD playback -  ULONG                      ulCSR_M3_ARB_CNTL_FS3D[10];//arrays with values for CSR M3 arbiter for Full Screen 3D applications -  ULONG                      ulReserved6[61];           //must be 0x0 -}ATOM_INTEGRATED_SYSTEM_INFO_V5; - - - -/****************************************************************************/ -// Structure used in GPUVirtualizationInfoTable -/****************************************************************************/ -typedef struct _ATOM_GPU_VIRTUALIZATION_INFO_V2_1 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  ULONG ulMCUcodeRomStartAddr; -  ULONG ulMCUcodeLength; -  ULONG ulSMCUcodeRomStartAddr; -  ULONG ulSMCUcodeLength; -  ULONG ulRLCVUcodeRomStartAddr; -  ULONG ulRLCVUcodeLength; -  ULONG ulTOCUcodeStartAddr; -  ULONG ulTOCUcodeLength; -  ULONG ulSMCPatchTableStartAddr; -  ULONG ulSmcPatchTableLength; -  ULONG ulSystemFlag; -}ATOM_GPU_VIRTUALIZATION_INFO_V2_1; - - -#define ATOM_CRT_INT_ENCODER1_INDEX                       0x00000000 -#define ATOM_LCD_INT_ENCODER1_INDEX                       0x00000001 -#define ATOM_TV_INT_ENCODER1_INDEX                        0x00000002 -#define ATOM_DFP_INT_ENCODER1_INDEX                       0x00000003 -#define ATOM_CRT_INT_ENCODER2_INDEX                       0x00000004 -#define ATOM_LCD_EXT_ENCODER1_INDEX                       0x00000005 -#define ATOM_TV_EXT_ENCODER1_INDEX                        0x00000006 -#define ATOM_DFP_EXT_ENCODER1_INDEX                       0x00000007 -#define ATOM_CV_INT_ENCODER1_INDEX                        0x00000008 -#define ATOM_DFP_INT_ENCODER2_INDEX                       0x00000009 -#define ATOM_CRT_EXT_ENCODER1_INDEX                       0x0000000A -#define ATOM_CV_EXT_ENCODER1_INDEX                        0x0000000B -#define ATOM_DFP_INT_ENCODER3_INDEX                       0x0000000C -#define ATOM_DFP_INT_ENCODER4_INDEX                       0x0000000D - -// define ASIC internal encoder id ( bit vector ), used for CRTC_SourceSelTable -#define ASIC_INT_DAC1_ENCODER_ID                                     0x00 -#define ASIC_INT_TV_ENCODER_ID                                       0x02 -#define ASIC_INT_DIG1_ENCODER_ID                                     0x03 -#define ASIC_INT_DAC2_ENCODER_ID                                     0x04 -#define ASIC_EXT_TV_ENCODER_ID                                       0x06 -#define ASIC_INT_DVO_ENCODER_ID                                      0x07 -#define ASIC_INT_DIG2_ENCODER_ID                                     0x09 -#define ASIC_EXT_DIG_ENCODER_ID                                      0x05 -#define ASIC_EXT_DIG2_ENCODER_ID                                     0x08 -#define ASIC_INT_DIG3_ENCODER_ID                                     0x0a -#define ASIC_INT_DIG4_ENCODER_ID                                     0x0b -#define ASIC_INT_DIG5_ENCODER_ID                                     0x0c -#define ASIC_INT_DIG6_ENCODER_ID                                     0x0d -#define ASIC_INT_DIG7_ENCODER_ID                                     0x0e - -//define Encoder attribute -#define ATOM_ANALOG_ENCODER                                                0 -#define ATOM_DIGITAL_ENCODER                                             1 -#define ATOM_DP_ENCODER                                                   2 - -#define ATOM_ENCODER_ENUM_MASK                            0x70 -#define ATOM_ENCODER_ENUM_ID1                             0x00 -#define ATOM_ENCODER_ENUM_ID2                             0x10 -#define ATOM_ENCODER_ENUM_ID3                             0x20 -#define ATOM_ENCODER_ENUM_ID4                             0x30 -#define ATOM_ENCODER_ENUM_ID5                             0x40 -#define ATOM_ENCODER_ENUM_ID6                             0x50 - -#define ATOM_DEVICE_CRT1_INDEX                            0x00000000 -#define ATOM_DEVICE_LCD1_INDEX                            0x00000001 -#define ATOM_DEVICE_TV1_INDEX                             0x00000002 -#define ATOM_DEVICE_DFP1_INDEX                            0x00000003 -#define ATOM_DEVICE_CRT2_INDEX                            0x00000004 -#define ATOM_DEVICE_LCD2_INDEX                            0x00000005 -#define ATOM_DEVICE_DFP6_INDEX                            0x00000006 -#define ATOM_DEVICE_DFP2_INDEX                            0x00000007 -#define ATOM_DEVICE_CV_INDEX                              0x00000008 -#define ATOM_DEVICE_DFP3_INDEX                            0x00000009 -#define ATOM_DEVICE_DFP4_INDEX                            0x0000000A -#define ATOM_DEVICE_DFP5_INDEX                            0x0000000B - -#define ATOM_DEVICE_RESERVEDC_INDEX                       0x0000000C -#define ATOM_DEVICE_RESERVEDD_INDEX                       0x0000000D -#define ATOM_DEVICE_RESERVEDE_INDEX                       0x0000000E -#define ATOM_DEVICE_RESERVEDF_INDEX                       0x0000000F -#define ATOM_MAX_SUPPORTED_DEVICE_INFO                    (ATOM_DEVICE_DFP3_INDEX+1) -#define ATOM_MAX_SUPPORTED_DEVICE_INFO_2                  ATOM_MAX_SUPPORTED_DEVICE_INFO -#define ATOM_MAX_SUPPORTED_DEVICE_INFO_3                  (ATOM_DEVICE_DFP5_INDEX + 1 ) - -#define ATOM_MAX_SUPPORTED_DEVICE                         (ATOM_DEVICE_RESERVEDF_INDEX+1) - -#define ATOM_DEVICE_CRT1_SUPPORT                          (0x1L << ATOM_DEVICE_CRT1_INDEX ) -#define ATOM_DEVICE_LCD1_SUPPORT                          (0x1L << ATOM_DEVICE_LCD1_INDEX ) -#define ATOM_DEVICE_TV1_SUPPORT                           (0x1L << ATOM_DEVICE_TV1_INDEX  ) -#define ATOM_DEVICE_DFP1_SUPPORT                          (0x1L << ATOM_DEVICE_DFP1_INDEX ) -#define ATOM_DEVICE_CRT2_SUPPORT                          (0x1L << ATOM_DEVICE_CRT2_INDEX ) -#define ATOM_DEVICE_LCD2_SUPPORT                          (0x1L << ATOM_DEVICE_LCD2_INDEX ) -#define ATOM_DEVICE_DFP6_SUPPORT                          (0x1L << ATOM_DEVICE_DFP6_INDEX ) -#define ATOM_DEVICE_DFP2_SUPPORT                          (0x1L << ATOM_DEVICE_DFP2_INDEX ) -#define ATOM_DEVICE_CV_SUPPORT                            (0x1L << ATOM_DEVICE_CV_INDEX   ) -#define ATOM_DEVICE_DFP3_SUPPORT                          (0x1L << ATOM_DEVICE_DFP3_INDEX ) -#define ATOM_DEVICE_DFP4_SUPPORT                          (0x1L << ATOM_DEVICE_DFP4_INDEX ) -#define ATOM_DEVICE_DFP5_SUPPORT                          (0x1L << ATOM_DEVICE_DFP5_INDEX ) - - -#define ATOM_DEVICE_CRT_SUPPORT                           (ATOM_DEVICE_CRT1_SUPPORT | ATOM_DEVICE_CRT2_SUPPORT) -#define ATOM_DEVICE_DFP_SUPPORT                           (ATOM_DEVICE_DFP1_SUPPORT | ATOM_DEVICE_DFP2_SUPPORT |  ATOM_DEVICE_DFP3_SUPPORT | ATOM_DEVICE_DFP4_SUPPORT | ATOM_DEVICE_DFP5_SUPPORT | ATOM_DEVICE_DFP6_SUPPORT) -#define ATOM_DEVICE_TV_SUPPORT                            ATOM_DEVICE_TV1_SUPPORT -#define ATOM_DEVICE_LCD_SUPPORT                           (ATOM_DEVICE_LCD1_SUPPORT | ATOM_DEVICE_LCD2_SUPPORT) - -#define ATOM_DEVICE_CONNECTOR_TYPE_MASK                   0x000000F0 -#define ATOM_DEVICE_CONNECTOR_TYPE_SHIFT                  0x00000004 -#define ATOM_DEVICE_CONNECTOR_VGA                         0x00000001 -#define ATOM_DEVICE_CONNECTOR_DVI_I                       0x00000002 -#define ATOM_DEVICE_CONNECTOR_DVI_D                       0x00000003 -#define ATOM_DEVICE_CONNECTOR_DVI_A                       0x00000004 -#define ATOM_DEVICE_CONNECTOR_SVIDEO                      0x00000005 -#define ATOM_DEVICE_CONNECTOR_COMPOSITE                   0x00000006 -#define ATOM_DEVICE_CONNECTOR_LVDS                        0x00000007 -#define ATOM_DEVICE_CONNECTOR_DIGI_LINK                   0x00000008 -#define ATOM_DEVICE_CONNECTOR_SCART                       0x00000009 -#define ATOM_DEVICE_CONNECTOR_HDMI_TYPE_A                 0x0000000A -#define ATOM_DEVICE_CONNECTOR_HDMI_TYPE_B                 0x0000000B -#define ATOM_DEVICE_CONNECTOR_CASE_1                      0x0000000E -#define ATOM_DEVICE_CONNECTOR_DISPLAYPORT                 0x0000000F - - -#define ATOM_DEVICE_DAC_INFO_MASK                         0x0000000F -#define ATOM_DEVICE_DAC_INFO_SHIFT                        0x00000000 -#define ATOM_DEVICE_DAC_INFO_NODAC                        0x00000000 -#define ATOM_DEVICE_DAC_INFO_DACA                         0x00000001 -#define ATOM_DEVICE_DAC_INFO_DACB                         0x00000002 -#define ATOM_DEVICE_DAC_INFO_EXDAC                        0x00000003 - -#define ATOM_DEVICE_I2C_ID_NOI2C                          0x00000000 - -#define ATOM_DEVICE_I2C_LINEMUX_MASK                      0x0000000F -#define ATOM_DEVICE_I2C_LINEMUX_SHIFT                     0x00000000 - -#define ATOM_DEVICE_I2C_ID_MASK                           0x00000070 -#define ATOM_DEVICE_I2C_ID_SHIFT                          0x00000004 -#define ATOM_DEVICE_I2C_ID_IS_FOR_NON_MM_USE              0x00000001 -#define ATOM_DEVICE_I2C_ID_IS_FOR_MM_USE                  0x00000002 -#define ATOM_DEVICE_I2C_ID_IS_FOR_SDVO_USE                0x00000003    //For IGP RS600 -#define ATOM_DEVICE_I2C_ID_IS_FOR_DAC_SCL                 0x00000004    //For IGP RS690 - -#define ATOM_DEVICE_I2C_HARDWARE_CAP_MASK                 0x00000080 -#define ATOM_DEVICE_I2C_HARDWARE_CAP_SHIFT                0x00000007 -#define ATOM_DEVICE_USES_SOFTWARE_ASSISTED_I2C            0x00000000 -#define ATOM_DEVICE_USES_HARDWARE_ASSISTED_I2C            0x00000001 - -//  usDeviceSupport: -//  Bits0   = 0 - no CRT1 support= 1- CRT1 is supported -//  Bit 1   = 0 - no LCD1 support= 1- LCD1 is supported -//  Bit 2   = 0 - no TV1  support= 1- TV1  is supported -//  Bit 3   = 0 - no DFP1 support= 1- DFP1 is supported -//  Bit 4   = 0 - no CRT2 support= 1- CRT2 is supported -//  Bit 5   = 0 - no LCD2 support= 1- LCD2 is supported -//  Bit 6   = 0 - no DFP6 support= 1- DFP6 is supported -//  Bit 7   = 0 - no DFP2 support= 1- DFP2 is supported -//  Bit 8   = 0 - no CV   support= 1- CV   is supported -//  Bit 9   = 0 - no DFP3 support= 1- DFP3 is supported -//  Bit 10= 0 - no DFP4 support= 1- DFP4 is supported -//  Bit 11= 0 - no DFP5 support= 1- DFP5 is supported -// -// - -/****************************************************************************/ -// Structure used in MclkSS_InfoTable -/****************************************************************************/ -//      ucI2C_ConfigID -//    [7:0] - I2C LINE Associate ID -//          = 0   - no I2C -//    [7]      -   HW_Cap        =   1,  [6:0]=HW assisted I2C ID(HW line selection) -//                          =   0,  [6:0]=SW assisted I2C ID -//    [6-4]   - HW_ENGINE_ID  =   1,  HW engine for NON multimedia use -//                          =   2,   HW engine for Multimedia use -//                          =   3-7   Reserved for future I2C engines -//      [3-0] - I2C_LINE_MUX  = A Mux number when it's HW assisted I2C or GPIO ID when it's SW I2C - -typedef struct _ATOM_I2C_ID_CONFIG -{ -#if ATOM_BIG_ENDIAN -  UCHAR   bfHW_Capable:1; -  UCHAR   bfHW_EngineID:3; -  UCHAR   bfI2C_LineMux:4; -#else -  UCHAR   bfI2C_LineMux:4; -  UCHAR   bfHW_EngineID:3; -  UCHAR   bfHW_Capable:1; -#endif -}ATOM_I2C_ID_CONFIG; - -typedef union _ATOM_I2C_ID_CONFIG_ACCESS -{ -  ATOM_I2C_ID_CONFIG sbfAccess; -  UCHAR              ucAccess; -}ATOM_I2C_ID_CONFIG_ACCESS; - - -/****************************************************************************/ -// Structure used in GPIO_I2C_InfoTable -/****************************************************************************/ -typedef struct _ATOM_GPIO_I2C_ASSIGMENT -{ -  USHORT                    usClkMaskRegisterIndex; -  USHORT                    usClkEnRegisterIndex; -  USHORT                    usClkY_RegisterIndex; -  USHORT                    usClkA_RegisterIndex; -  USHORT                    usDataMaskRegisterIndex; -  USHORT                    usDataEnRegisterIndex; -  USHORT                    usDataY_RegisterIndex; -  USHORT                    usDataA_RegisterIndex; -  ATOM_I2C_ID_CONFIG_ACCESS sucI2cId; -  UCHAR                     ucClkMaskShift; -  UCHAR                     ucClkEnShift; -  UCHAR                     ucClkY_Shift; -  UCHAR                     ucClkA_Shift; -  UCHAR                     ucDataMaskShift; -  UCHAR                     ucDataEnShift; -  UCHAR                     ucDataY_Shift; -  UCHAR                     ucDataA_Shift; -  UCHAR                     ucReserved1; -  UCHAR                     ucReserved2; -}ATOM_GPIO_I2C_ASSIGMENT; - -typedef struct _ATOM_GPIO_I2C_INFO -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  ATOM_GPIO_I2C_ASSIGMENT   asGPIO_Info[ATOM_MAX_SUPPORTED_DEVICE]; -}ATOM_GPIO_I2C_INFO; - -/****************************************************************************/ -// Common Structure used in other structures -/****************************************************************************/ - -#ifndef _H2INC - -//Please don't add or expand this bitfield structure below, this one will retire soon.! -typedef struct _ATOM_MODE_MISC_INFO -{ -#if ATOM_BIG_ENDIAN -  USHORT Reserved:6; -  USHORT RGB888:1; -  USHORT DoubleClock:1; -  USHORT Interlace:1; -  USHORT CompositeSync:1; -  USHORT V_ReplicationBy2:1; -  USHORT H_ReplicationBy2:1; -  USHORT VerticalCutOff:1; -  USHORT VSyncPolarity:1;      //0=Active High, 1=Active Low -  USHORT HSyncPolarity:1;      //0=Active High, 1=Active Low -  USHORT HorizontalCutOff:1; -#else -  USHORT HorizontalCutOff:1; -  USHORT HSyncPolarity:1;      //0=Active High, 1=Active Low -  USHORT VSyncPolarity:1;      //0=Active High, 1=Active Low -  USHORT VerticalCutOff:1; -  USHORT H_ReplicationBy2:1; -  USHORT V_ReplicationBy2:1; -  USHORT CompositeSync:1; -  USHORT Interlace:1; -  USHORT DoubleClock:1; -  USHORT RGB888:1; -  USHORT Reserved:6; -#endif -}ATOM_MODE_MISC_INFO; - -typedef union _ATOM_MODE_MISC_INFO_ACCESS -{ -  ATOM_MODE_MISC_INFO sbfAccess; -  USHORT              usAccess; -}ATOM_MODE_MISC_INFO_ACCESS; - -#else - -typedef union _ATOM_MODE_MISC_INFO_ACCESS -{ -  USHORT              usAccess; -}ATOM_MODE_MISC_INFO_ACCESS; - -#endif - -// usModeMiscInfo- -#define ATOM_H_CUTOFF           0x01 -#define ATOM_HSYNC_POLARITY     0x02             //0=Active High, 1=Active Low -#define ATOM_VSYNC_POLARITY     0x04             //0=Active High, 1=Active Low -#define ATOM_V_CUTOFF           0x08 -#define ATOM_H_REPLICATIONBY2   0x10 -#define ATOM_V_REPLICATIONBY2   0x20 -#define ATOM_COMPOSITESYNC      0x40 -#define ATOM_INTERLACE          0x80 -#define ATOM_DOUBLE_CLOCK_MODE  0x100 -#define ATOM_RGB888_MODE        0x200 - -//usRefreshRate- -#define ATOM_REFRESH_43         43 -#define ATOM_REFRESH_47         47 -#define ATOM_REFRESH_56         56 -#define ATOM_REFRESH_60         60 -#define ATOM_REFRESH_65         65 -#define ATOM_REFRESH_70         70 -#define ATOM_REFRESH_72         72 -#define ATOM_REFRESH_75         75 -#define ATOM_REFRESH_85         85 - -// ATOM_MODE_TIMING data are exactly the same as VESA timing data. -// Translation from EDID to ATOM_MODE_TIMING, use the following formula. -// -//   VESA_HTOTAL         =   VESA_ACTIVE + 2* VESA_BORDER + VESA_BLANK -//                  =   EDID_HA + EDID_HBL -//   VESA_HDISP         =   VESA_ACTIVE   =   EDID_HA -//   VESA_HSYNC_START   =   VESA_ACTIVE + VESA_BORDER + VESA_FRONT_PORCH -//                  =   EDID_HA + EDID_HSO -//   VESA_HSYNC_WIDTH   =   VESA_HSYNC_TIME   =   EDID_HSPW -//   VESA_BORDER         =   EDID_BORDER - - -/****************************************************************************/ -// Structure used in SetCRTC_UsingDTDTimingTable -/****************************************************************************/ -typedef struct _SET_CRTC_USING_DTD_TIMING_PARAMETERS -{ -  USHORT  usH_Size; -  USHORT  usH_Blanking_Time; -  USHORT  usV_Size; -  USHORT  usV_Blanking_Time; -  USHORT  usH_SyncOffset; -  USHORT  usH_SyncWidth; -  USHORT  usV_SyncOffset; -  USHORT  usV_SyncWidth; -  ATOM_MODE_MISC_INFO_ACCESS  susModeMiscInfo; -  UCHAR   ucH_Border;         // From DFP EDID -  UCHAR   ucV_Border; -  UCHAR   ucCRTC;             // ATOM_CRTC1 or ATOM_CRTC2 -  UCHAR   ucPadding[3]; -}SET_CRTC_USING_DTD_TIMING_PARAMETERS; - -/****************************************************************************/ -// Structure used in SetCRTC_TimingTable -/****************************************************************************/ -typedef struct _SET_CRTC_TIMING_PARAMETERS -{ -  USHORT                      usH_Total;        // horizontal total -  USHORT                      usH_Disp;         // horizontal display -  USHORT                      usH_SyncStart;    // horozontal Sync start -  USHORT                      usH_SyncWidth;    // horizontal Sync width -  USHORT                      usV_Total;        // vertical total -  USHORT                      usV_Disp;         // vertical display -  USHORT                      usV_SyncStart;    // vertical Sync start -  USHORT                      usV_SyncWidth;    // vertical Sync width -  ATOM_MODE_MISC_INFO_ACCESS  susModeMiscInfo; -  UCHAR                       ucCRTC;           // ATOM_CRTC1 or ATOM_CRTC2 -  UCHAR                       ucOverscanRight;  // right -  UCHAR                       ucOverscanLeft;   // left -  UCHAR                       ucOverscanBottom; // bottom -  UCHAR                       ucOverscanTop;    // top -  UCHAR                       ucReserved; -}SET_CRTC_TIMING_PARAMETERS; -#define SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION SET_CRTC_TIMING_PARAMETERS - - -/****************************************************************************/ -// Structure used in StandardVESA_TimingTable -//                   AnalogTV_InfoTable -//                   ComponentVideoInfoTable -/****************************************************************************/ -typedef struct _ATOM_MODE_TIMING -{ -  USHORT  usCRTC_H_Total; -  USHORT  usCRTC_H_Disp; -  USHORT  usCRTC_H_SyncStart; -  USHORT  usCRTC_H_SyncWidth; -  USHORT  usCRTC_V_Total; -  USHORT  usCRTC_V_Disp; -  USHORT  usCRTC_V_SyncStart; -  USHORT  usCRTC_V_SyncWidth; -  USHORT  usPixelClock;                                //in 10Khz unit -  ATOM_MODE_MISC_INFO_ACCESS  susModeMiscInfo; -  USHORT  usCRTC_OverscanRight; -  USHORT  usCRTC_OverscanLeft; -  USHORT  usCRTC_OverscanBottom; -  USHORT  usCRTC_OverscanTop; -  USHORT  usReserve; -  UCHAR   ucInternalModeNumber; -  UCHAR   ucRefreshRate; -}ATOM_MODE_TIMING; - -typedef struct _ATOM_DTD_FORMAT -{ -  USHORT  usPixClk; -  USHORT  usHActive; -  USHORT  usHBlanking_Time; -  USHORT  usVActive; -  USHORT  usVBlanking_Time; -  USHORT  usHSyncOffset; -  USHORT  usHSyncWidth; -  USHORT  usVSyncOffset; -  USHORT  usVSyncWidth; -  USHORT  usImageHSize; -  USHORT  usImageVSize; -  UCHAR   ucHBorder; -  UCHAR   ucVBorder; -  ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo; -  UCHAR   ucInternalModeNumber; -  UCHAR   ucRefreshRate; -}ATOM_DTD_FORMAT; - -/****************************************************************************/ -// Structure used in LVDS_InfoTable -//  * Need a document to describe this table -/****************************************************************************/ -#define SUPPORTED_LCD_REFRESHRATE_30Hz          0x0004 -#define SUPPORTED_LCD_REFRESHRATE_40Hz          0x0008 -#define SUPPORTED_LCD_REFRESHRATE_50Hz          0x0010 -#define SUPPORTED_LCD_REFRESHRATE_60Hz          0x0020 -#define SUPPORTED_LCD_REFRESHRATE_48Hz          0x0040 - -//ucTableFormatRevision=1 -//ucTableContentRevision=1 -typedef struct _ATOM_LVDS_INFO -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  ATOM_DTD_FORMAT     sLCDTiming; -  USHORT              usModePatchTableOffset; -  USHORT              usSupportedRefreshRate;     //Refer to panel info table in ATOMBIOS extension Spec. -  USHORT              usOffDelayInMs; -  UCHAR               ucPowerSequenceDigOntoDEin10Ms; -  UCHAR               ucPowerSequenceDEtoBLOnin10Ms; -  UCHAR               ucLVDS_Misc;               // Bit0:{=0:single, =1:dual},Bit1 {=0:666RGB, =1:888RGB},Bit2:3:{Grey level} -                                                 // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888} -                                                 // Bit5:{=0:Spatial Dithering disabled;1 Spatial Dithering enabled} -                                                 // Bit6:{=0:Temporal Dithering disabled;1 Temporal Dithering enabled} -  UCHAR               ucPanelDefaultRefreshRate; -  UCHAR               ucPanelIdentification; -  UCHAR               ucSS_Id; -}ATOM_LVDS_INFO; - -//ucTableFormatRevision=1 -//ucTableContentRevision=2 -typedef struct _ATOM_LVDS_INFO_V12 -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  ATOM_DTD_FORMAT     sLCDTiming; -  USHORT              usExtInfoTableOffset; -  USHORT              usSupportedRefreshRate;     //Refer to panel info table in ATOMBIOS extension Spec. -  USHORT              usOffDelayInMs; -  UCHAR               ucPowerSequenceDigOntoDEin10Ms; -  UCHAR               ucPowerSequenceDEtoBLOnin10Ms; -  UCHAR               ucLVDS_Misc;               // Bit0:{=0:single, =1:dual},Bit1 {=0:666RGB, =1:888RGB},Bit2:3:{Grey level} -                                                 // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888} -                                                 // Bit5:{=0:Spatial Dithering disabled;1 Spatial Dithering enabled} -                                                 // Bit6:{=0:Temporal Dithering disabled;1 Temporal Dithering enabled} -  UCHAR               ucPanelDefaultRefreshRate; -  UCHAR               ucPanelIdentification; -  UCHAR               ucSS_Id; -  USHORT              usLCDVenderID; -  USHORT              usLCDProductID; -  UCHAR               ucLCDPanel_SpecialHandlingCap; -   UCHAR                        ucPanelInfoSize;               //  start from ATOM_DTD_FORMAT to end of panel info, include ExtInfoTable -  UCHAR               ucReserved[2]; -}ATOM_LVDS_INFO_V12; - -//Definitions for ucLCDPanel_SpecialHandlingCap: - -//Once DAL sees this CAP is set, it will read EDID from LCD on its own instead of using sLCDTiming in ATOM_LVDS_INFO_V12. -//Other entries in ATOM_LVDS_INFO_V12 are still valid/useful to DAL -#define   LCDPANEL_CAP_READ_EDID                  0x1 - -//If a design supports DRR (dynamic refresh rate) on internal panels (LVDS or EDP), this cap is set in ucLCDPanel_SpecialHandlingCap together -//with multiple supported refresh rates@usSupportedRefreshRate. This cap should not be set when only slow refresh rate is supported (static -//refresh rate switch by SW. This is only valid from ATOM_LVDS_INFO_V12 -#define   LCDPANEL_CAP_DRR_SUPPORTED              0x2 - -//Use this cap bit for a quick reference whether an embadded panel (LCD1 ) is LVDS or eDP. -#define   LCDPANEL_CAP_eDP                        0x4 - - -//Color Bit Depth definition in EDID V1.4 @BYTE 14h -//Bit 6  5  4 -                              //      0  0  0  -  Color bit depth is undefined -                              //      0  0  1  -  6 Bits per Primary Color -                              //      0  1  0  -  8 Bits per Primary Color -                              //      0  1  1  - 10 Bits per Primary Color -                              //      1  0  0  - 12 Bits per Primary Color -                              //      1  0  1  - 14 Bits per Primary Color -                              //      1  1  0  - 16 Bits per Primary Color -                              //      1  1  1  - Reserved - -#define PANEL_COLOR_BIT_DEPTH_MASK    0x70 - -// Bit7:{=0:Random Dithering disabled;1 Random Dithering enabled} -#define PANEL_RANDOM_DITHER   0x80 -#define PANEL_RANDOM_DITHER_MASK   0x80 - -#define ATOM_LVDS_INFO_LAST  ATOM_LVDS_INFO_V12   // no need to change this - - -typedef struct _ATOM_LCD_REFRESH_RATE_SUPPORT -{ -    UCHAR ucSupportedRefreshRate; -    UCHAR ucMinRefreshRateForDRR; -}ATOM_LCD_REFRESH_RATE_SUPPORT; - -/****************************************************************************/ -// Structures used by LCD_InfoTable V1.3    Note: previous version was called ATOM_LVDS_INFO_V12 -// ASIC Families:  NI -// ucTableFormatRevision=1 -// ucTableContentRevision=3 -/****************************************************************************/ -typedef struct _ATOM_LCD_INFO_V13 -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  ATOM_DTD_FORMAT     sLCDTiming; -  USHORT              usExtInfoTableOffset; -  union -  { -    USHORT            usSupportedRefreshRate; -    ATOM_LCD_REFRESH_RATE_SUPPORT sRefreshRateSupport; -  }; -  ULONG               ulReserved0; -  UCHAR               ucLCD_Misc;                // Reorganized in V13 -                                                 // Bit0: {=0:single, =1:dual}, -                                                 // Bit1: {=0:LDI format for RGB888, =1 FPDI format for RGB888}  // was {=0:666RGB, =1:888RGB}, -                                                 // Bit3:2: {Grey level} -                                                 // Bit6:4 Color Bit Depth definition (see below definition in EDID V1.4 @BYTE 14h) -                                                 // Bit7   Reserved.  was for ATOM_PANEL_MISC_API_ENABLED, still need it? -  UCHAR               ucPanelDefaultRefreshRate; -  UCHAR               ucPanelIdentification; -  UCHAR               ucSS_Id; -  USHORT              usLCDVenderID; -  USHORT              usLCDProductID; -  UCHAR               ucLCDPanel_SpecialHandlingCap;  // Reorganized in V13 -                                                 // Bit0: Once DAL sees this CAP is set, it will read EDID from LCD on its own -                                                 // Bit1: See LCDPANEL_CAP_DRR_SUPPORTED -                                                 // Bit2: a quick reference whether an embadded panel (LCD1 ) is LVDS (0) or eDP (1) -                                                 // Bit7-3: Reserved -  UCHAR               ucPanelInfoSize;                //  start from ATOM_DTD_FORMAT to end of panel info, include ExtInfoTable -  USHORT              usBacklightPWM;            //  Backlight PWM in Hz. New in _V13 - -  UCHAR               ucPowerSequenceDIGONtoDE_in4Ms; -  UCHAR               ucPowerSequenceDEtoVARY_BL_in4Ms; -  UCHAR               ucPowerSequenceVARY_BLtoDE_in4Ms; -  UCHAR               ucPowerSequenceDEtoDIGON_in4Ms; - -  UCHAR               ucOffDelay_in4Ms; -  UCHAR               ucPowerSequenceVARY_BLtoBLON_in4Ms; -  UCHAR               ucPowerSequenceBLONtoVARY_BL_in4Ms; -  UCHAR               ucReserved1; - -  UCHAR               ucDPCD_eDP_CONFIGURATION_CAP;     // dpcd 0dh -  UCHAR               ucDPCD_MAX_LINK_RATE;             // dpcd 01h -  UCHAR               ucDPCD_MAX_LANE_COUNT;            // dpcd 02h -  UCHAR               ucDPCD_MAX_DOWNSPREAD;            // dpcd 03h - -  USHORT              usMaxPclkFreqInSingleLink;        // Max PixelClock frequency in single link mode. -  UCHAR               uceDPToLVDSRxId; -  UCHAR               ucLcdReservd; -  ULONG               ulReserved[2]; -}ATOM_LCD_INFO_V13; - -#define ATOM_LCD_INFO_LAST  ATOM_LCD_INFO_V13 - -//Definitions for ucLCD_Misc -#define ATOM_PANEL_MISC_V13_DUAL                   0x00000001 -#define ATOM_PANEL_MISC_V13_FPDI                   0x00000002 -#define ATOM_PANEL_MISC_V13_GREY_LEVEL             0x0000000C -#define ATOM_PANEL_MISC_V13_GREY_LEVEL_SHIFT       2 -#define ATOM_PANEL_MISC_V13_COLOR_BIT_DEPTH_MASK   0x70 -#define ATOM_PANEL_MISC_V13_6BIT_PER_COLOR         0x10 -#define ATOM_PANEL_MISC_V13_8BIT_PER_COLOR         0x20 - -//Color Bit Depth definition in EDID V1.4 @BYTE 14h -//Bit 6  5  4 -                              //      0  0  0  -  Color bit depth is undefined -                              //      0  0  1  -  6 Bits per Primary Color -                              //      0  1  0  -  8 Bits per Primary Color -                              //      0  1  1  - 10 Bits per Primary Color -                              //      1  0  0  - 12 Bits per Primary Color -                              //      1  0  1  - 14 Bits per Primary Color -                              //      1  1  0  - 16 Bits per Primary Color -                              //      1  1  1  - Reserved - -//Definitions for ucLCDPanel_SpecialHandlingCap: - -//Once DAL sees this CAP is set, it will read EDID from LCD on its own instead of using sLCDTiming in ATOM_LVDS_INFO_V12. -//Other entries in ATOM_LVDS_INFO_V12 are still valid/useful to DAL -#define   LCDPANEL_CAP_V13_READ_EDID              0x1        // = LCDPANEL_CAP_READ_EDID no change comparing to previous version - -//If a design supports DRR (dynamic refresh rate) on internal panels (LVDS or EDP), this cap is set in ucLCDPanel_SpecialHandlingCap together -//with multiple supported refresh rates@usSupportedRefreshRate. This cap should not be set when only slow refresh rate is supported (static -//refresh rate switch by SW. This is only valid from ATOM_LVDS_INFO_V12 -#define   LCDPANEL_CAP_V13_DRR_SUPPORTED          0x2        // = LCDPANEL_CAP_DRR_SUPPORTED no change comparing to previous version - -//Use this cap bit for a quick reference whether an embadded panel (LCD1 ) is LVDS or eDP. -#define   LCDPANEL_CAP_V13_eDP                    0x4        // = LCDPANEL_CAP_eDP no change comparing to previous version - -//uceDPToLVDSRxId -#define eDP_TO_LVDS_RX_DISABLE                  0x00       // no eDP->LVDS translator chip -#define eDP_TO_LVDS_COMMON_ID                   0x01       // common eDP->LVDS translator chip without AMD SW init -#define eDP_TO_LVDS_RT_ID                       0x02       // RT tansaltor which require AMD SW init - -typedef struct  _ATOM_PATCH_RECORD_MODE -{ -  UCHAR     ucRecordType; -  USHORT    usHDisp; -  USHORT    usVDisp; -}ATOM_PATCH_RECORD_MODE; - -typedef struct  _ATOM_LCD_RTS_RECORD -{ -  UCHAR     ucRecordType; -  UCHAR     ucRTSValue; -}ATOM_LCD_RTS_RECORD; - -//!! If the record below exits, it shoud always be the first record for easy use in command table!!! -// The record below is only used when LVDS_Info is present. From ATOM_LVDS_INFO_V12, use ucLCDPanel_SpecialHandlingCap instead. -typedef struct  _ATOM_LCD_MODE_CONTROL_CAP -{ -  UCHAR     ucRecordType; -  USHORT    usLCDCap; -}ATOM_LCD_MODE_CONTROL_CAP; - -#define LCD_MODE_CAP_BL_OFF                   1 -#define LCD_MODE_CAP_CRTC_OFF                 2 -#define LCD_MODE_CAP_PANEL_OFF                4 - - -typedef struct _ATOM_FAKE_EDID_PATCH_RECORD -{ -  UCHAR ucRecordType; -  UCHAR ucFakeEDIDLength;       // = 128 means EDID lenght is 128 bytes, otherwise the EDID length = ucFakeEDIDLength*128 -  UCHAR ucFakeEDIDString[1];    // This actually has ucFakeEdidLength elements. -} ATOM_FAKE_EDID_PATCH_RECORD; - -typedef struct  _ATOM_PANEL_RESOLUTION_PATCH_RECORD -{ -   UCHAR    ucRecordType; -   USHORT      usHSize; -   USHORT      usVSize; -}ATOM_PANEL_RESOLUTION_PATCH_RECORD; - -#define LCD_MODE_PATCH_RECORD_MODE_TYPE       1 -#define LCD_RTS_RECORD_TYPE                   2 -#define LCD_CAP_RECORD_TYPE                   3 -#define LCD_FAKE_EDID_PATCH_RECORD_TYPE       4 -#define LCD_PANEL_RESOLUTION_RECORD_TYPE      5 -#define LCD_EDID_OFFSET_PATCH_RECORD_TYPE     6 -#define ATOM_RECORD_END_TYPE                  0xFF - -/****************************Spread Spectrum Info Table Definitions **********************/ - -//ucTableFormatRevision=1 -//ucTableContentRevision=2 -typedef struct _ATOM_SPREAD_SPECTRUM_ASSIGNMENT -{ -  USHORT              usSpreadSpectrumPercentage; -  UCHAR               ucSpreadSpectrumType;       //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Bit2=1: PCIE REFCLK SS =0 iternal PPLL SS  Others:TBD -  UCHAR               ucSS_Step; -  UCHAR               ucSS_Delay; -  UCHAR               ucSS_Id; -  UCHAR               ucRecommendedRef_Div; -  UCHAR               ucSS_Range;               //it was reserved for V11 -}ATOM_SPREAD_SPECTRUM_ASSIGNMENT; - -#define ATOM_MAX_SS_ENTRY                      16 -#define ATOM_DP_SS_ID1                                     0x0f1         // SS ID for internal DP stream at 2.7Ghz. if ATOM_DP_SS_ID2 does not exist in SS_InfoTable, it is used for internal DP stream at 1.62Ghz as well. -#define ATOM_DP_SS_ID2                                     0x0f2         // SS ID for internal DP stream at 1.62Ghz, if it exists in SS_InfoTable. -#define ATOM_LVLINK_2700MHz_SS_ID              0x0f3      // SS ID for LV link translator chip at 2.7Ghz -#define ATOM_LVLINK_1620MHz_SS_ID              0x0f4      // SS ID for LV link translator chip at 1.62Ghz - - - -#define ATOM_SS_DOWN_SPREAD_MODE_MASK          0x00000000 -#define ATOM_SS_DOWN_SPREAD_MODE               0x00000000 -#define ATOM_SS_CENTRE_SPREAD_MODE_MASK        0x00000001 -#define ATOM_SS_CENTRE_SPREAD_MODE             0x00000001 -#define ATOM_INTERNAL_SS_MASK                  0x00000000 -#define ATOM_EXTERNAL_SS_MASK                  0x00000002 -#define EXEC_SS_STEP_SIZE_SHIFT                2 -#define EXEC_SS_DELAY_SHIFT                    4 -#define ACTIVEDATA_TO_BLON_DELAY_SHIFT         4 - -typedef struct _ATOM_SPREAD_SPECTRUM_INFO -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  ATOM_SPREAD_SPECTRUM_ASSIGNMENT   asSS_Info[ATOM_MAX_SS_ENTRY]; -}ATOM_SPREAD_SPECTRUM_INFO; - - -/****************************************************************************/ -// Structure used in AnalogTV_InfoTable (Top level) -/****************************************************************************/ -//ucTVBootUpDefaultStd definiton: - -//ATOM_TV_NTSC                1 -//ATOM_TV_NTSCJ               2 -//ATOM_TV_PAL                 3 -//ATOM_TV_PALM                4 -//ATOM_TV_PALCN               5 -//ATOM_TV_PALN                6 -//ATOM_TV_PAL60               7 -//ATOM_TV_SECAM               8 - -//ucTVSuppportedStd definition: -#define NTSC_SUPPORT          0x1 -#define NTSCJ_SUPPORT         0x2 - -#define PAL_SUPPORT           0x4 -#define PALM_SUPPORT          0x8 -#define PALCN_SUPPORT         0x10 -#define PALN_SUPPORT          0x20 -#define PAL60_SUPPORT         0x40 -#define SECAM_SUPPORT         0x80 - -#define MAX_SUPPORTED_TV_TIMING    2 - -typedef struct _ATOM_ANALOG_TV_INFO -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  UCHAR                    ucTV_SuppportedStandard; -  UCHAR                    ucTV_BootUpDefaultStandard; -  UCHAR                    ucExt_TV_ASIC_ID; -  UCHAR                    ucExt_TV_ASIC_SlaveAddr; -  ATOM_DTD_FORMAT          aModeTimings[MAX_SUPPORTED_TV_TIMING]; -}ATOM_ANALOG_TV_INFO; - -typedef struct _ATOM_DPCD_INFO -{ -  UCHAR   ucRevisionNumber;        //10h : Revision 1.0; 11h : Revision 1.1 -  UCHAR   ucMaxLinkRate;           //06h : 1.62Gbps per lane; 0Ah = 2.7Gbps per lane -  UCHAR   ucMaxLane;               //Bits 4:0 = MAX_LANE_COUNT (1/2/4). Bit 7 = ENHANCED_FRAME_CAP -  UCHAR   ucMaxDownSpread;         //Bit0 = 0: No Down spread; Bit0 = 1: 0.5% (Subject to change according to DP spec) -}ATOM_DPCD_INFO; - -#define ATOM_DPCD_MAX_LANE_MASK    0x1F - -/**************************************************************************/ -// VRAM usage and their defintions - -// One chunk of VRAM used by Bios are for HWICON surfaces,EDID data. -// Current Mode timing and Dail Timing and/or STD timing data EACH device. They can be broken down as below. -// All the addresses below are the offsets from the frame buffer start.They all MUST be Dword aligned! -// To driver: The physical address of this memory portion=mmFB_START(4K aligned)+ATOMBIOS_VRAM_USAGE_START_ADDR+ATOM_x_ADDR -// To Bios:  ATOMBIOS_VRAM_USAGE_START_ADDR+ATOM_x_ADDR->MM_INDEX - -// Moved VESA_MEMORY_IN_64K_BLOCK definition to "AtomConfig.h" so that it can be redefined in design (SKU). -//#ifndef VESA_MEMORY_IN_64K_BLOCK -//#define VESA_MEMORY_IN_64K_BLOCK        0x100       //256*64K=16Mb (Max. VESA memory is 16Mb!) -//#endif - -#define ATOM_EDID_RAW_DATASIZE          256         //In Bytes -#define ATOM_HWICON_SURFACE_SIZE        4096        //In Bytes -#define ATOM_HWICON_INFOTABLE_SIZE      32 -#define MAX_DTD_MODE_IN_VRAM            6 -#define ATOM_DTD_MODE_SUPPORT_TBL_SIZE  (MAX_DTD_MODE_IN_VRAM*28)    //28= (SIZEOF ATOM_DTD_FORMAT) -#define ATOM_STD_MODE_SUPPORT_TBL_SIZE  32*8                         //32 is a predefined number,8= (SIZEOF ATOM_STD_FORMAT) -//20 bytes for Encoder Type and DPCD in STD EDID area -#define DFP_ENCODER_TYPE_OFFSET         (ATOM_EDID_RAW_DATASIZE + ATOM_DTD_MODE_SUPPORT_TBL_SIZE + ATOM_STD_MODE_SUPPORT_TBL_SIZE - 20) -#define ATOM_DP_DPCD_OFFSET             (DFP_ENCODER_TYPE_OFFSET + 4 ) - -#define ATOM_HWICON1_SURFACE_ADDR       0 -#define ATOM_HWICON2_SURFACE_ADDR       (ATOM_HWICON1_SURFACE_ADDR + ATOM_HWICON_SURFACE_SIZE) -#define ATOM_HWICON_INFOTABLE_ADDR      (ATOM_HWICON2_SURFACE_ADDR + ATOM_HWICON_SURFACE_SIZE) -#define ATOM_CRT1_EDID_ADDR             (ATOM_HWICON_INFOTABLE_ADDR + ATOM_HWICON_INFOTABLE_SIZE) -#define ATOM_CRT1_DTD_MODE_TBL_ADDR     (ATOM_CRT1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE) -#define ATOM_CRT1_STD_MODE_TBL_ADDR       (ATOM_CRT1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE) - -#define ATOM_LCD1_EDID_ADDR             (ATOM_CRT1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE) -#define ATOM_LCD1_DTD_MODE_TBL_ADDR     (ATOM_LCD1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE) -#define ATOM_LCD1_STD_MODE_TBL_ADDR      (ATOM_LCD1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE) - -#define ATOM_TV1_DTD_MODE_TBL_ADDR      (ATOM_LCD1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE) - -#define ATOM_DFP1_EDID_ADDR             (ATOM_TV1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE) -#define ATOM_DFP1_DTD_MODE_TBL_ADDR     (ATOM_DFP1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE) -#define ATOM_DFP1_STD_MODE_TBL_ADDR       (ATOM_DFP1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE) - -#define ATOM_CRT2_EDID_ADDR             (ATOM_DFP1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE) -#define ATOM_CRT2_DTD_MODE_TBL_ADDR     (ATOM_CRT2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE) -#define ATOM_CRT2_STD_MODE_TBL_ADDR       (ATOM_CRT2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE) - -#define ATOM_LCD2_EDID_ADDR             (ATOM_CRT2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE) -#define ATOM_LCD2_DTD_MODE_TBL_ADDR     (ATOM_LCD2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE) -#define ATOM_LCD2_STD_MODE_TBL_ADDR      (ATOM_LCD2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE) - -#define ATOM_DFP6_EDID_ADDR             (ATOM_LCD2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE) -#define ATOM_DFP6_DTD_MODE_TBL_ADDR     (ATOM_DFP6_EDID_ADDR + ATOM_EDID_RAW_DATASIZE) -#define ATOM_DFP6_STD_MODE_TBL_ADDR     (ATOM_DFP6_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE) - -#define ATOM_DFP2_EDID_ADDR             (ATOM_DFP6_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE) -#define ATOM_DFP2_DTD_MODE_TBL_ADDR     (ATOM_DFP2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE) -#define ATOM_DFP2_STD_MODE_TBL_ADDR     (ATOM_DFP2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE) - -#define ATOM_CV_EDID_ADDR               (ATOM_DFP2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE) -#define ATOM_CV_DTD_MODE_TBL_ADDR       (ATOM_CV_EDID_ADDR + ATOM_EDID_RAW_DATASIZE) -#define ATOM_CV_STD_MODE_TBL_ADDR       (ATOM_CV_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE) - -#define ATOM_DFP3_EDID_ADDR             (ATOM_CV_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE) -#define ATOM_DFP3_DTD_MODE_TBL_ADDR     (ATOM_DFP3_EDID_ADDR + ATOM_EDID_RAW_DATASIZE) -#define ATOM_DFP3_STD_MODE_TBL_ADDR     (ATOM_DFP3_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE) - -#define ATOM_DFP4_EDID_ADDR             (ATOM_DFP3_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE) -#define ATOM_DFP4_DTD_MODE_TBL_ADDR     (ATOM_DFP4_EDID_ADDR + ATOM_EDID_RAW_DATASIZE) -#define ATOM_DFP4_STD_MODE_TBL_ADDR     (ATOM_DFP4_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE) - -#define ATOM_DFP5_EDID_ADDR             (ATOM_DFP4_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE) -#define ATOM_DFP5_DTD_MODE_TBL_ADDR     (ATOM_DFP5_EDID_ADDR + ATOM_EDID_RAW_DATASIZE) -#define ATOM_DFP5_STD_MODE_TBL_ADDR     (ATOM_DFP5_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE) - -#define ATOM_DP_TRAINING_TBL_ADDR       (ATOM_DFP5_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE) - -#define ATOM_STACK_STORAGE_START        (ATOM_DP_TRAINING_TBL_ADDR + 1024) -#define ATOM_STACK_STORAGE_END          ATOM_STACK_STORAGE_START + 512 - -//The size below is in Kb! -#define ATOM_VRAM_RESERVE_SIZE         ((((ATOM_STACK_STORAGE_END - ATOM_HWICON1_SURFACE_ADDR)>>10)+4)&0xFFFC) - -#define ATOM_VRAM_RESERVE_V2_SIZE      32 - -#define   ATOM_VRAM_OPERATION_FLAGS_MASK         0xC0000000L -#define ATOM_VRAM_OPERATION_FLAGS_SHIFT        30 -#define   ATOM_VRAM_BLOCK_NEEDS_NO_RESERVATION   0x1 -#define   ATOM_VRAM_BLOCK_NEEDS_RESERVATION      0x0 - -/***********************************************************************************/ -// Structure used in VRAM_UsageByFirmwareTable -// Note1: This table is filled by SetBiosReservationStartInFB in CoreCommSubs.asm -//        at running time. -// note2: From RV770, the memory is more than 32bit addressable, so we will change -//        ucTableFormatRevision=1,ucTableContentRevision=4, the strcuture remains -//        exactly same as 1.1 and 1.2 (1.3 is never in use), but ulStartAddrUsedByFirmware -//        (in offset to start of memory address) is KB aligned instead of byte aligend. -// Note3: -/* If we change usReserved to "usFBUsedbyDrvInKB", then to VBIOS this usFBUsedbyDrvInKB is a predefined, unchanged -constant across VGA or non VGA adapter, -for CAIL, The size of FB access area is known, only thing missing is the Offset of FB Access area, so we can  have: - -If (ulStartAddrUsedByFirmware!=0) -FBAccessAreaOffset= ulStartAddrUsedByFirmware - usFBUsedbyDrvInKB; -Reserved area has been claimed by VBIOS including this FB access area; CAIL doesn't need to reserve any extra area for this purpose -else   //Non VGA case - if (FB_Size<=2Gb) -    FBAccessAreaOffset= FB_Size - usFBUsedbyDrvInKB; - else -     FBAccessAreaOffset= Aper_Size - usFBUsedbyDrvInKB - -CAIL needs to claim an reserved area defined by FBAccessAreaOffset and usFBUsedbyDrvInKB in non VGA case.*/ - -/***********************************************************************************/ -#define ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO         1 - -typedef struct _ATOM_FIRMWARE_VRAM_RESERVE_INFO -{ -  ULONG   ulStartAddrUsedByFirmware; -  USHORT  usFirmwareUseInKb; -  USHORT  usReserved; -}ATOM_FIRMWARE_VRAM_RESERVE_INFO; - -typedef struct _ATOM_VRAM_USAGE_BY_FIRMWARE -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  ATOM_FIRMWARE_VRAM_RESERVE_INFO   asFirmwareVramReserveInfo[ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO]; -}ATOM_VRAM_USAGE_BY_FIRMWARE; - -// change verion to 1.5, when allow driver to allocate the vram area for command table access. -typedef struct _ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5 -{ -  ULONG   ulStartAddrUsedByFirmware; -  USHORT  usFirmwareUseInKb; -  USHORT  usFBUsedByDrvInKb; -}ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5; - -typedef struct _ATOM_VRAM_USAGE_BY_FIRMWARE_V1_5 -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5   asFirmwareVramReserveInfo[ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO]; -}ATOM_VRAM_USAGE_BY_FIRMWARE_V1_5; - -/****************************************************************************/ -// Structure used in GPIO_Pin_LUTTable -/****************************************************************************/ -typedef struct _ATOM_GPIO_PIN_ASSIGNMENT -{ -  USHORT                   usGpioPin_AIndex; -  UCHAR                    ucGpioPinBitShift; -  UCHAR                    ucGPIO_ID; -}ATOM_GPIO_PIN_ASSIGNMENT; - -//ucGPIO_ID pre-define id for multiple usage -// GPIO use to control PCIE_VDDC in certain SLT board -#define PCIE_VDDC_CONTROL_GPIO_PINID        56 - -//from SMU7.x, if ucGPIO_ID=PP_AC_DC_SWITCH_GPIO_PINID in GPIO_LUTTable, AC/DC swithing feature is enable -#define PP_AC_DC_SWITCH_GPIO_PINID          60 -//from SMU7.x, if ucGPIO_ID=VDDC_REGULATOR_VRHOT_GPIO_PINID in GPIO_LUTable, VRHot feature is enable -#define VDDC_VRHOT_GPIO_PINID               61 -//if ucGPIO_ID=VDDC_PCC_GPIO_PINID in GPIO_LUTable, Peak Current Control feature is enabled -#define VDDC_PCC_GPIO_PINID                 62 -// Only used on certain SLT/PA board to allow utility to cut Efuse. -#define EFUSE_CUT_ENABLE_GPIO_PINID         63 -// ucGPIO=DRAM_SELF_REFRESH_GPIO_PIND uses  for memory self refresh (ucGPIO=0, DRAM self-refresh; ucGPIO= -#define DRAM_SELF_REFRESH_GPIO_PINID        64 -// Thermal interrupt output->system thermal chip GPIO pin -#define THERMAL_INT_OUTPUT_GPIO_PINID       65 - - -typedef struct _ATOM_GPIO_PIN_LUT -{ -  ATOM_COMMON_TABLE_HEADER  sHeader; -  ATOM_GPIO_PIN_ASSIGNMENT   asGPIO_Pin[1]; -}ATOM_GPIO_PIN_LUT; - -/****************************************************************************/ -// Structure used in ComponentVideoInfoTable -/****************************************************************************/ -#define GPIO_PIN_ACTIVE_HIGH          0x1 -#define MAX_SUPPORTED_CV_STANDARDS    5 - -// definitions for ATOM_D_INFO.ucSettings -#define ATOM_GPIO_SETTINGS_BITSHIFT_MASK  0x1F    // [4:0] -#define ATOM_GPIO_SETTINGS_RESERVED_MASK  0x60    // [6:5] = must be zeroed out -#define ATOM_GPIO_SETTINGS_ACTIVE_MASK    0x80    // [7] - -typedef struct _ATOM_GPIO_INFO -{ -  USHORT  usAOffset; -  UCHAR   ucSettings; -  UCHAR   ucReserved; -}ATOM_GPIO_INFO; - -// definitions for ATOM_COMPONENT_VIDEO_INFO.ucMiscInfo (bit vector) -#define ATOM_CV_RESTRICT_FORMAT_SELECTION           0x2 - -// definitions for ATOM_COMPONENT_VIDEO_INFO.uc480i/uc480p/uc720p/uc1080i -#define ATOM_GPIO_DEFAULT_MODE_EN                   0x80 //[7]; -#define ATOM_GPIO_SETTING_PERMODE_MASK              0x7F //[6:0] - -// definitions for ATOM_COMPONENT_VIDEO_INFO.ucLetterBoxMode -//Line 3 out put 5V. -#define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_A       0x01     //represent gpio 3 state for 16:9 -#define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_B       0x02     //represent gpio 4 state for 16:9 -#define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_SHIFT   0x0 - -//Line 3 out put 2.2V -#define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_A 0x04     //represent gpio 3 state for 4:3 Letter box -#define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_B 0x08     //represent gpio 4 state for 4:3 Letter box -#define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_SHIFT 0x2 - -//Line 3 out put 0V -#define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_A        0x10     //represent gpio 3 state for 4:3 -#define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_B        0x20     //represent gpio 4 state for 4:3 -#define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_SHIFT    0x4 - -#define ATOM_CV_LINE3_ASPECTRATIO_MASK              0x3F     // bit [5:0] - -#define ATOM_CV_LINE3_ASPECTRATIO_EXIST             0x80     //bit 7 - -//GPIO bit index in gpio setting per mode value, also represend the block no. in gpio blocks. -#define ATOM_GPIO_INDEX_LINE3_ASPECRATIO_GPIO_A   3   //bit 3 in uc480i/uc480p/uc720p/uc1080i, which represend the default gpio bit setting for the mode. -#define ATOM_GPIO_INDEX_LINE3_ASPECRATIO_GPIO_B   4   //bit 4 in uc480i/uc480p/uc720p/uc1080i, which represend the default gpio bit setting for the mode. - - -typedef struct _ATOM_COMPONENT_VIDEO_INFO -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  USHORT             usMask_PinRegisterIndex; -  USHORT             usEN_PinRegisterIndex; -  USHORT             usY_PinRegisterIndex; -  USHORT             usA_PinRegisterIndex; -  UCHAR              ucBitShift; -  UCHAR              ucPinActiveState;  //ucPinActiveState: Bit0=1 active high, =0 active low -  ATOM_DTD_FORMAT    sReserved;         // must be zeroed out -  UCHAR              ucMiscInfo; -  UCHAR              uc480i; -  UCHAR              uc480p; -  UCHAR              uc720p; -  UCHAR              uc1080i; -  UCHAR              ucLetterBoxMode; -  UCHAR              ucReserved[3]; -  UCHAR              ucNumOfWbGpioBlocks; //For Component video D-Connector support. If zere, NTSC type connector -  ATOM_GPIO_INFO     aWbGpioStateBlock[MAX_SUPPORTED_CV_STANDARDS]; -  ATOM_DTD_FORMAT    aModeTimings[MAX_SUPPORTED_CV_STANDARDS]; -}ATOM_COMPONENT_VIDEO_INFO; - -//ucTableFormatRevision=2 -//ucTableContentRevision=1 -typedef struct _ATOM_COMPONENT_VIDEO_INFO_V21 -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  UCHAR              ucMiscInfo; -  UCHAR              uc480i; -  UCHAR              uc480p; -  UCHAR              uc720p; -  UCHAR              uc1080i; -  UCHAR              ucReserved; -  UCHAR              ucLetterBoxMode; -  UCHAR              ucNumOfWbGpioBlocks; //For Component video D-Connector support. If zere, NTSC type connector -  ATOM_GPIO_INFO     aWbGpioStateBlock[MAX_SUPPORTED_CV_STANDARDS]; -  ATOM_DTD_FORMAT    aModeTimings[MAX_SUPPORTED_CV_STANDARDS]; -}ATOM_COMPONENT_VIDEO_INFO_V21; - -#define ATOM_COMPONENT_VIDEO_INFO_LAST  ATOM_COMPONENT_VIDEO_INFO_V21 - -/****************************************************************************/ -// Structure used in object_InfoTable -/****************************************************************************/ -typedef struct _ATOM_OBJECT_HEADER -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  USHORT                    usDeviceSupport; -  USHORT                    usConnectorObjectTableOffset; -  USHORT                    usRouterObjectTableOffset; -  USHORT                    usEncoderObjectTableOffset; -  USHORT                    usProtectionObjectTableOffset; //only available when Protection block is independent. -  USHORT                    usDisplayPathTableOffset; -}ATOM_OBJECT_HEADER; - -typedef struct _ATOM_OBJECT_HEADER_V3 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  USHORT                    usDeviceSupport; -  USHORT                    usConnectorObjectTableOffset; -  USHORT                    usRouterObjectTableOffset; -  USHORT                    usEncoderObjectTableOffset; -  USHORT                    usProtectionObjectTableOffset; //only available when Protection block is independent. -  USHORT                    usDisplayPathTableOffset; -  USHORT                    usMiscObjectTableOffset; -}ATOM_OBJECT_HEADER_V3; - - -typedef struct  _ATOM_DISPLAY_OBJECT_PATH -{ -  USHORT    usDeviceTag;                                   //supported device -  USHORT    usSize;                                        //the size of ATOM_DISPLAY_OBJECT_PATH -  USHORT    usConnObjectId;                                //Connector Object ID -  USHORT    usGPUObjectId;                                 //GPU ID -  USHORT    usGraphicObjIds[1];                            //1st Encoder Obj source from GPU to last Graphic Obj destinate to connector. -}ATOM_DISPLAY_OBJECT_PATH; - -typedef struct  _ATOM_DISPLAY_EXTERNAL_OBJECT_PATH -{ -  USHORT    usDeviceTag;                                   //supported device -  USHORT    usSize;                                        //the size of ATOM_DISPLAY_OBJECT_PATH -  USHORT    usConnObjectId;                                //Connector Object ID -  USHORT    usGPUObjectId;                                 //GPU ID -  USHORT    usGraphicObjIds[2];                            //usGraphicObjIds[0]= GPU internal encoder, usGraphicObjIds[1]= external encoder -}ATOM_DISPLAY_EXTERNAL_OBJECT_PATH; - -typedef struct _ATOM_DISPLAY_OBJECT_PATH_TABLE -{ -  UCHAR                           ucNumOfDispPath; -  UCHAR                           ucVersion; -  UCHAR                           ucPadding[2]; -  ATOM_DISPLAY_OBJECT_PATH        asDispPath[1]; -}ATOM_DISPLAY_OBJECT_PATH_TABLE; - -typedef struct _ATOM_OBJECT                                //each object has this structure -{ -  USHORT              usObjectID; -  USHORT              usSrcDstTableOffset; -  USHORT              usRecordOffset;                     //this pointing to a bunch of records defined below -  USHORT              usReserved; -}ATOM_OBJECT; - -typedef struct _ATOM_OBJECT_TABLE                         //Above 4 object table offset pointing to a bunch of objects all have this structure -{ -  UCHAR               ucNumberOfObjects; -  UCHAR               ucPadding[3]; -  ATOM_OBJECT         asObjects[1]; -}ATOM_OBJECT_TABLE; - -typedef struct _ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT         //usSrcDstTableOffset pointing to this structure -{ -  UCHAR               ucNumberOfSrc; -  USHORT              usSrcObjectID[1]; -  UCHAR               ucNumberOfDst; -  USHORT              usDstObjectID[1]; -}ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT; - - -//Two definitions below are for OPM on MXM module designs - -#define EXT_HPDPIN_LUTINDEX_0                   0 -#define EXT_HPDPIN_LUTINDEX_1                   1 -#define EXT_HPDPIN_LUTINDEX_2                   2 -#define EXT_HPDPIN_LUTINDEX_3                   3 -#define EXT_HPDPIN_LUTINDEX_4                   4 -#define EXT_HPDPIN_LUTINDEX_5                   5 -#define EXT_HPDPIN_LUTINDEX_6                   6 -#define EXT_HPDPIN_LUTINDEX_7                   7 -#define MAX_NUMBER_OF_EXT_HPDPIN_LUT_ENTRIES   (EXT_HPDPIN_LUTINDEX_7+1) - -#define EXT_AUXDDC_LUTINDEX_0                   0 -#define EXT_AUXDDC_LUTINDEX_1                   1 -#define EXT_AUXDDC_LUTINDEX_2                   2 -#define EXT_AUXDDC_LUTINDEX_3                   3 -#define EXT_AUXDDC_LUTINDEX_4                   4 -#define EXT_AUXDDC_LUTINDEX_5                   5 -#define EXT_AUXDDC_LUTINDEX_6                   6 -#define EXT_AUXDDC_LUTINDEX_7                   7 -#define MAX_NUMBER_OF_EXT_AUXDDC_LUT_ENTRIES   (EXT_AUXDDC_LUTINDEX_7+1) - -//ucChannelMapping are defined as following -//for DP connector, eDP, DP to VGA/LVDS -//Bit[1:0]: Define which pin connect to DP connector DP_Lane0, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3 -//Bit[3:2]: Define which pin connect to DP connector DP_Lane1, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3 -//Bit[5:4]: Define which pin connect to DP connector DP_Lane2, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3 -//Bit[7:6]: Define which pin connect to DP connector DP_Lane3, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3 -typedef struct _ATOM_DP_CONN_CHANNEL_MAPPING -{ -#if ATOM_BIG_ENDIAN -  UCHAR ucDP_Lane3_Source:2; -  UCHAR ucDP_Lane2_Source:2; -  UCHAR ucDP_Lane1_Source:2; -  UCHAR ucDP_Lane0_Source:2; -#else -  UCHAR ucDP_Lane0_Source:2; -  UCHAR ucDP_Lane1_Source:2; -  UCHAR ucDP_Lane2_Source:2; -  UCHAR ucDP_Lane3_Source:2; -#endif -}ATOM_DP_CONN_CHANNEL_MAPPING; - -//for DVI/HDMI, in dual link case, both links have to have same mapping. -//Bit[1:0]: Define which pin connect to DVI connector data Lane2, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3 -//Bit[3:2]: Define which pin connect to DVI connector data Lane1, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3 -//Bit[5:4]: Define which pin connect to DVI connector data Lane0, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3 -//Bit[7:6]: Define which pin connect to DVI connector clock lane, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3 -typedef struct _ATOM_DVI_CONN_CHANNEL_MAPPING -{ -#if ATOM_BIG_ENDIAN -  UCHAR ucDVI_CLK_Source:2; -  UCHAR ucDVI_DATA0_Source:2; -  UCHAR ucDVI_DATA1_Source:2; -  UCHAR ucDVI_DATA2_Source:2; -#else -  UCHAR ucDVI_DATA2_Source:2; -  UCHAR ucDVI_DATA1_Source:2; -  UCHAR ucDVI_DATA0_Source:2; -  UCHAR ucDVI_CLK_Source:2; -#endif -}ATOM_DVI_CONN_CHANNEL_MAPPING; - -typedef struct _EXT_DISPLAY_PATH -{ -  USHORT  usDeviceTag;                    //A bit vector to show what devices are supported -  USHORT  usDeviceACPIEnum;               //16bit device ACPI id. -  USHORT  usDeviceConnector;              //A physical connector for displays to plug in, using object connector definitions -  UCHAR   ucExtAUXDDCLutIndex;            //An index into external AUX/DDC channel LUT -  UCHAR   ucExtHPDPINLutIndex;            //An index into external HPD pin LUT -  USHORT  usExtEncoderObjId;              //external encoder object id -  union{ -    UCHAR   ucChannelMapping;                  // if ucChannelMapping=0, using default one to one mapping -    ATOM_DP_CONN_CHANNEL_MAPPING asDPMapping; -    ATOM_DVI_CONN_CHANNEL_MAPPING asDVIMapping; -  }; -  UCHAR   ucChPNInvert;                   // bit vector for up to 8 lanes, =0: P and N is not invert, =1 P and N is inverted -  USHORT  usCaps; -  USHORT  usReserved; -}EXT_DISPLAY_PATH; - -#define NUMBER_OF_UCHAR_FOR_GUID          16 -#define MAX_NUMBER_OF_EXT_DISPLAY_PATH    7 - -//usCaps -#define  EXT_DISPLAY_PATH_CAPS__HBR2_DISABLE               0x01 -#define  EXT_DISPLAY_PATH_CAPS__DP_FIXED_VS_EN             0x02 -#define  EXT_DISPLAY_PATH_CAPS__HDMI20_PI3EQX1204          0x04 -#define  EXT_DISPLAY_PATH_CAPS__HDMI20_TISN65DP159RSBT     0x08 - -typedef  struct _ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  UCHAR                    ucGuid [NUMBER_OF_UCHAR_FOR_GUID];     // a GUID is a 16 byte long string -  EXT_DISPLAY_PATH         sPath[MAX_NUMBER_OF_EXT_DISPLAY_PATH]; // total of fixed 7 entries. -  UCHAR                    ucChecksum;                            // a simple Checksum of the sum of whole structure equal to 0x0. -  UCHAR                    uc3DStereoPinId;                       // use for eDP panel -  UCHAR                    ucRemoteDisplayConfig; -  UCHAR                    uceDPToLVDSRxId; -  UCHAR                    ucFixDPVoltageSwing;                   // usCaps[1]=1, this indicate DP_LANE_SET value -  UCHAR                    Reserved[3];                           // for potential expansion -}ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO; - -//Related definitions, all records are differnt but they have a commond header -typedef struct _ATOM_COMMON_RECORD_HEADER -{ -  UCHAR               ucRecordType;                      //An emun to indicate the record type -  UCHAR               ucRecordSize;                      //The size of the whole record in byte -}ATOM_COMMON_RECORD_HEADER; - - -#define ATOM_I2C_RECORD_TYPE                           1 -#define ATOM_HPD_INT_RECORD_TYPE                       2 -#define ATOM_OUTPUT_PROTECTION_RECORD_TYPE             3 -#define ATOM_CONNECTOR_DEVICE_TAG_RECORD_TYPE          4 -#define ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD_TYPE       5 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE -#define ATOM_ENCODER_FPGA_CONTROL_RECORD_TYPE          6 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE -#define ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD_TYPE      7 -#define ATOM_JTAG_RECORD_TYPE                          8 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE -#define ATOM_OBJECT_GPIO_CNTL_RECORD_TYPE              9 -#define ATOM_ENCODER_DVO_CF_RECORD_TYPE                10 -#define ATOM_CONNECTOR_CF_RECORD_TYPE                  11 -#define ATOM_CONNECTOR_HARDCODE_DTD_RECORD_TYPE        12 -#define ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD_TYPE   13 -#define ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE        14 -#define ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE 15 -#define ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE          16 //This is for the case when connectors are not known to object table -#define ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE          17 //This is for the case when connectors are not known to object table -#define ATOM_OBJECT_LINK_RECORD_TYPE                   18 //Once this record is present under one object, it indicats the oobject is linked to another obj described by the record -#define ATOM_CONNECTOR_REMOTE_CAP_RECORD_TYPE          19 -#define ATOM_ENCODER_CAP_RECORD_TYPE                   20 -#define ATOM_BRACKET_LAYOUT_RECORD_TYPE                21 - - -//Must be updated when new record type is added,equal to that record definition! -#define ATOM_MAX_OBJECT_RECORD_NUMBER             ATOM_ENCODER_CAP_RECORD_TYPE - -typedef struct  _ATOM_I2C_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  ATOM_I2C_ID_CONFIG          sucI2cId; -  UCHAR                       ucI2CAddr;              //The slave address, it's 0 when the record is attached to connector for DDC -}ATOM_I2C_RECORD; - -typedef struct  _ATOM_HPD_INT_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  UCHAR                       ucHPDIntGPIOID;         //Corresponding block in GPIO_PIN_INFO table gives the pin info -  UCHAR                       ucPlugged_PinState; -}ATOM_HPD_INT_RECORD; - - -typedef struct  _ATOM_OUTPUT_PROTECTION_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  UCHAR                       ucProtectionFlag; -  UCHAR                       ucReserved; -}ATOM_OUTPUT_PROTECTION_RECORD; - -typedef struct  _ATOM_CONNECTOR_DEVICE_TAG -{ -  ULONG                       ulACPIDeviceEnum;       //Reserved for now -  USHORT                      usDeviceID;             //This Id is same as "ATOM_DEVICE_XXX_SUPPORT" -  USHORT                      usPadding; -}ATOM_CONNECTOR_DEVICE_TAG; - -typedef struct  _ATOM_CONNECTOR_DEVICE_TAG_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  UCHAR                       ucNumberOfDevice; -  UCHAR                       ucReserved; -  ATOM_CONNECTOR_DEVICE_TAG   asDeviceTag[1];         //This Id is same as "ATOM_DEVICE_XXX_SUPPORT", 1 is only for allocation -}ATOM_CONNECTOR_DEVICE_TAG_RECORD; - - -typedef struct  _ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  UCHAR                              ucConfigGPIOID; -  UCHAR                              ucConfigGPIOState;       //Set to 1 when it's active high to enable external flow in -  UCHAR                       ucFlowinGPIPID; -  UCHAR                       ucExtInGPIPID; -}ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD; - -typedef struct  _ATOM_ENCODER_FPGA_CONTROL_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  UCHAR                       ucCTL1GPIO_ID; -  UCHAR                       ucCTL1GPIOState;        //Set to 1 when it's active high -  UCHAR                       ucCTL2GPIO_ID; -  UCHAR                       ucCTL2GPIOState;        //Set to 1 when it's active high -  UCHAR                       ucCTL3GPIO_ID; -  UCHAR                       ucCTL3GPIOState;        //Set to 1 when it's active high -  UCHAR                       ucCTLFPGA_IN_ID; -  UCHAR                       ucPadding[3]; -}ATOM_ENCODER_FPGA_CONTROL_RECORD; - -typedef struct  _ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  UCHAR                       ucGPIOID;               //Corresponding block in GPIO_PIN_INFO table gives the pin info -  UCHAR                       ucTVActiveState;        //Indicating when the pin==0 or 1 when TV is connected -}ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD; - -typedef struct  _ATOM_JTAG_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  UCHAR                       ucTMSGPIO_ID; -  UCHAR                       ucTMSGPIOState;         //Set to 1 when it's active high -  UCHAR                       ucTCKGPIO_ID; -  UCHAR                       ucTCKGPIOState;         //Set to 1 when it's active high -  UCHAR                       ucTDOGPIO_ID; -  UCHAR                       ucTDOGPIOState;         //Set to 1 when it's active high -  UCHAR                       ucTDIGPIO_ID; -  UCHAR                       ucTDIGPIOState;         //Set to 1 when it's active high -  UCHAR                       ucPadding[2]; -}ATOM_JTAG_RECORD; - - -//The following generic object gpio pin control record type will replace JTAG_RECORD/FPGA_CONTROL_RECORD/DVI_EXT_INPUT_RECORD above gradually -typedef struct _ATOM_GPIO_PIN_CONTROL_PAIR -{ -  UCHAR                       ucGPIOID;               // GPIO_ID, find the corresponding ID in GPIO_LUT table -  UCHAR                       ucGPIO_PinState;        // Pin state showing how to set-up the pin -}ATOM_GPIO_PIN_CONTROL_PAIR; - -typedef struct  _ATOM_OBJECT_GPIO_CNTL_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  UCHAR                       ucFlags;                // Future expnadibility -  UCHAR                       ucNumberOfPins;         // Number of GPIO pins used to control the object -  ATOM_GPIO_PIN_CONTROL_PAIR  asGpio[1];              // the real gpio pin pair determined by number of pins ucNumberOfPins -}ATOM_OBJECT_GPIO_CNTL_RECORD; - -//Definitions for GPIO pin state -#define GPIO_PIN_TYPE_INPUT             0x00 -#define GPIO_PIN_TYPE_OUTPUT            0x10 -#define GPIO_PIN_TYPE_HW_CONTROL        0x20 - -//For GPIO_PIN_TYPE_OUTPUT the following is defined -#define GPIO_PIN_OUTPUT_STATE_MASK      0x01 -#define GPIO_PIN_OUTPUT_STATE_SHIFT     0 -#define GPIO_PIN_STATE_ACTIVE_LOW       0x0 -#define GPIO_PIN_STATE_ACTIVE_HIGH      0x1 - -// Indexes to GPIO array in GLSync record -// GLSync record is for Frame Lock/Gen Lock feature. -#define ATOM_GPIO_INDEX_GLSYNC_REFCLK    0 -#define ATOM_GPIO_INDEX_GLSYNC_HSYNC     1 -#define ATOM_GPIO_INDEX_GLSYNC_VSYNC     2 -#define ATOM_GPIO_INDEX_GLSYNC_SWAP_REQ  3 -#define ATOM_GPIO_INDEX_GLSYNC_SWAP_GNT  4 -#define ATOM_GPIO_INDEX_GLSYNC_INTERRUPT 5 -#define ATOM_GPIO_INDEX_GLSYNC_V_RESET   6 -#define ATOM_GPIO_INDEX_GLSYNC_SWAP_CNTL 7 -#define ATOM_GPIO_INDEX_GLSYNC_SWAP_SEL  8 -#define ATOM_GPIO_INDEX_GLSYNC_MAX       9 - -typedef struct  _ATOM_ENCODER_DVO_CF_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  ULONG                       ulStrengthControl;      // DVOA strength control for CF -  UCHAR                       ucPadding[2]; -}ATOM_ENCODER_DVO_CF_RECORD; - -// Bit maps for ATOM_ENCODER_CAP_RECORD.ucEncoderCap -#define ATOM_ENCODER_CAP_RECORD_HBR2                  0x01         // DP1.2 HBR2 is supported by HW encoder -#define ATOM_ENCODER_CAP_RECORD_HBR2_EN               0x02         // DP1.2 HBR2 setting is qualified and HBR2 can be enabled -#define ATOM_ENCODER_CAP_RECORD_HDMI6Gbps_EN          0x04         // HDMI2.0 6Gbps enable or not. - -typedef struct  _ATOM_ENCODER_CAP_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  union { -    USHORT                    usEncoderCap; -    struct { -#if ATOM_BIG_ENDIAN -      USHORT                  usReserved:14;        // Bit1-15 may be defined for other capability in future -      USHORT                  usHBR2En:1;           // Bit1 is for DP1.2 HBR2 enable -      USHORT                  usHBR2Cap:1;          // Bit0 is for DP1.2 HBR2 capability. -#else -      USHORT                  usHBR2Cap:1;          // Bit0 is for DP1.2 HBR2 capability. -      USHORT                  usHBR2En:1;           // Bit1 is for DP1.2 HBR2 enable -      USHORT                  usReserved:14;        // Bit1-15 may be defined for other capability in future -#endif -    }; -  }; -}ATOM_ENCODER_CAP_RECORD; - -// value for ATOM_CONNECTOR_CF_RECORD.ucConnectedDvoBundle -#define ATOM_CONNECTOR_CF_RECORD_CONNECTED_UPPER12BITBUNDLEA   1 -#define ATOM_CONNECTOR_CF_RECORD_CONNECTED_LOWER12BITBUNDLEB   2 - -typedef struct  _ATOM_CONNECTOR_CF_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  USHORT                      usMaxPixClk; -  UCHAR                       ucFlowCntlGpioId; -  UCHAR                       ucSwapCntlGpioId; -  UCHAR                       ucConnectedDvoBundle; -  UCHAR                       ucPadding; -}ATOM_CONNECTOR_CF_RECORD; - -typedef struct  _ATOM_CONNECTOR_HARDCODE_DTD_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -   ATOM_DTD_FORMAT                     asTiming; -}ATOM_CONNECTOR_HARDCODE_DTD_RECORD; - -typedef struct _ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader;                //ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD_TYPE -  UCHAR                       ucSubConnectorType;     //CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D|X_ID_DUAL_LINK_DVI_D|HDMI_TYPE_A -  UCHAR                       ucReserved; -}ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD; - - -typedef struct _ATOM_ROUTER_DDC_PATH_SELECT_RECORD -{ -   ATOM_COMMON_RECORD_HEADER   sheader; -   UCHAR                                    ucMuxType;                     //decide the number of ucMuxState, =0, no pin state, =1: single state with complement, >1: multiple state -   UCHAR                                    ucMuxControlPin; -   UCHAR                                    ucMuxState[2];               //for alligment purpose -}ATOM_ROUTER_DDC_PATH_SELECT_RECORD; - -typedef struct _ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD -{ -   ATOM_COMMON_RECORD_HEADER   sheader; -   UCHAR                                    ucMuxType; -   UCHAR                                    ucMuxControlPin; -   UCHAR                                    ucMuxState[2];               //for alligment purpose -}ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD; - -// define ucMuxType -#define ATOM_ROUTER_MUX_PIN_STATE_MASK                        0x0f -#define ATOM_ROUTER_MUX_PIN_SINGLE_STATE_COMPLEMENT      0x01 - -typedef struct _ATOM_CONNECTOR_HPDPIN_LUT_RECORD     //record for ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  UCHAR                       ucHPDPINMap[MAX_NUMBER_OF_EXT_HPDPIN_LUT_ENTRIES];  //An fixed size array which maps external pins to internal GPIO_PIN_INFO table -}ATOM_CONNECTOR_HPDPIN_LUT_RECORD; - -typedef struct _ATOM_CONNECTOR_AUXDDC_LUT_RECORD  //record for ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  ATOM_I2C_ID_CONFIG          ucAUXDDCMap[MAX_NUMBER_OF_EXT_AUXDDC_LUT_ENTRIES];  //An fixed size array which maps external pins to internal DDC ID -}ATOM_CONNECTOR_AUXDDC_LUT_RECORD; - -typedef struct _ATOM_OBJECT_LINK_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  USHORT                      usObjectID;         //could be connector, encorder or other object in object.h -}ATOM_OBJECT_LINK_RECORD; - -typedef struct _ATOM_CONNECTOR_REMOTE_CAP_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  USHORT                      usReserved; -}ATOM_CONNECTOR_REMOTE_CAP_RECORD; - -typedef struct  _ATOM_CONNECTOR_LAYOUT_INFO -{ -   USHORT usConnectorObjectId; -   UCHAR  ucConnectorType; -   UCHAR  ucPosition; -}ATOM_CONNECTOR_LAYOUT_INFO; - -// define ATOM_CONNECTOR_LAYOUT_INFO.ucConnectorType to describe the display connector size -#define CONNECTOR_TYPE_DVI_D                 1 -#define CONNECTOR_TYPE_DVI_I                 2 -#define CONNECTOR_TYPE_VGA                   3 -#define CONNECTOR_TYPE_HDMI                  4 -#define CONNECTOR_TYPE_DISPLAY_PORT          5 -#define CONNECTOR_TYPE_MINI_DISPLAY_PORT     6 - -typedef struct  _ATOM_BRACKET_LAYOUT_RECORD -{ -  ATOM_COMMON_RECORD_HEADER   sheader; -  UCHAR                       ucLength; -  UCHAR                       ucWidth; -  UCHAR                       ucConnNum; -  UCHAR                       ucReserved; -  ATOM_CONNECTOR_LAYOUT_INFO  asConnInfo[1]; -}ATOM_BRACKET_LAYOUT_RECORD; - - -/****************************************************************************/ -// Structure used in XXXX -/****************************************************************************/ -typedef struct  _ATOM_VOLTAGE_INFO_HEADER -{ -   USHORT   usVDDCBaseLevel;                //In number of 50mv unit -   USHORT   usReserved;                     //For possible extension table offset -   UCHAR    ucNumOfVoltageEntries; -   UCHAR    ucBytesPerVoltageEntry; -   UCHAR    ucVoltageStep;                  //Indicating in how many mv increament is one step, 0.5mv unit -   UCHAR    ucDefaultVoltageEntry; -   UCHAR    ucVoltageControlI2cLine; -   UCHAR    ucVoltageControlAddress; -   UCHAR    ucVoltageControlOffset; -}ATOM_VOLTAGE_INFO_HEADER; - -typedef struct  _ATOM_VOLTAGE_INFO -{ -   ATOM_COMMON_TABLE_HEADER   sHeader; -   ATOM_VOLTAGE_INFO_HEADER viHeader; -   UCHAR    ucVoltageEntries[64];            //64 is for allocation, the actual number of entry is present at ucNumOfVoltageEntries*ucBytesPerVoltageEntry -}ATOM_VOLTAGE_INFO; - - -typedef struct  _ATOM_VOLTAGE_FORMULA -{ -   USHORT   usVoltageBaseLevel;             // In number of 1mv unit -   USHORT   usVoltageStep;                  // Indicating in how many mv increament is one step, 1mv unit -   UCHAR    ucNumOfVoltageEntries;          // Number of Voltage Entry, which indicate max Voltage -   UCHAR    ucFlag;                         // bit0=0 :step is 1mv =1 0.5mv -   UCHAR    ucBaseVID;                      // if there is no lookup table, VID= BaseVID + ( Vol - BaseLevle ) /VoltageStep -   UCHAR    ucReserved; -   UCHAR    ucVIDAdjustEntries[32];         // 32 is for allocation, the actual number of entry is present at ucNumOfVoltageEntries -}ATOM_VOLTAGE_FORMULA; - -typedef struct  _VOLTAGE_LUT_ENTRY -{ -    USHORT     usVoltageCode;               // The Voltage ID, either GPIO or I2C code -    USHORT     usVoltageValue;              // The corresponding Voltage Value, in mV -}VOLTAGE_LUT_ENTRY; - -typedef struct  _ATOM_VOLTAGE_FORMULA_V2 -{ -    UCHAR      ucNumOfVoltageEntries;               // Number of Voltage Entry, which indicate max Voltage -    UCHAR      ucReserved[3]; -    VOLTAGE_LUT_ENTRY asVIDAdjustEntries[32];// 32 is for allocation, the actual number of entries is in ucNumOfVoltageEntries -}ATOM_VOLTAGE_FORMULA_V2; - -typedef struct _ATOM_VOLTAGE_CONTROL -{ -  UCHAR    ucVoltageControlId;                     //Indicate it is controlled by I2C or GPIO or HW state machine -  UCHAR    ucVoltageControlI2cLine; -  UCHAR    ucVoltageControlAddress; -  UCHAR    ucVoltageControlOffset; -  USHORT   usGpioPin_AIndex;                       //GPIO_PAD register index -  UCHAR    ucGpioPinBitShift[9];                   //at most 8 pin support 255 VIDs, termintate with 0xff -  UCHAR    ucReserved; -}ATOM_VOLTAGE_CONTROL; - -// Define ucVoltageControlId -#define VOLTAGE_CONTROLLED_BY_HW              0x00 -#define VOLTAGE_CONTROLLED_BY_I2C_MASK        0x7F -#define VOLTAGE_CONTROLLED_BY_GPIO            0x80 -#define VOLTAGE_CONTROL_ID_LM64               0x01                           //I2C control, used for R5xx Core Voltage -#define VOLTAGE_CONTROL_ID_DAC                0x02                           //I2C control, used for R5xx/R6xx MVDDC,MVDDQ or VDDCI -#define VOLTAGE_CONTROL_ID_VT116xM            0x03                           //I2C control, used for R6xx Core Voltage -#define VOLTAGE_CONTROL_ID_DS4402             0x04 -#define VOLTAGE_CONTROL_ID_UP6266             0x05 -#define VOLTAGE_CONTROL_ID_SCORPIO            0x06 -#define VOLTAGE_CONTROL_ID_VT1556M            0x07 -#define VOLTAGE_CONTROL_ID_CHL822x            0x08 -#define VOLTAGE_CONTROL_ID_VT1586M            0x09 -#define VOLTAGE_CONTROL_ID_UP1637             0x0A -#define VOLTAGE_CONTROL_ID_CHL8214            0x0B -#define VOLTAGE_CONTROL_ID_UP1801             0x0C -#define VOLTAGE_CONTROL_ID_ST6788A            0x0D -#define VOLTAGE_CONTROL_ID_CHLIR3564SVI2      0x0E -#define VOLTAGE_CONTROL_ID_AD527x      	      0x0F -#define VOLTAGE_CONTROL_ID_NCP81022    	      0x10 -#define VOLTAGE_CONTROL_ID_LTC2635			  0x11 -#define VOLTAGE_CONTROL_ID_NCP4208	          0x12 -#define VOLTAGE_CONTROL_ID_IR35xx             0x13 -#define VOLTAGE_CONTROL_ID_RT9403	          0x14 - -#define VOLTAGE_CONTROL_ID_GENERIC_I2C        0x40 - -typedef struct  _ATOM_VOLTAGE_OBJECT -{ -   UCHAR      ucVoltageType;                           //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI -   UCHAR      ucSize;                                       //Size of Object -   ATOM_VOLTAGE_CONTROL         asControl;         //describ how to control -   ATOM_VOLTAGE_FORMULA         asFormula;         //Indicate How to convert real Voltage to VID -}ATOM_VOLTAGE_OBJECT; - -typedef struct  _ATOM_VOLTAGE_OBJECT_V2 -{ -    UCHAR ucVoltageType;                      //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI -    UCHAR ucSize;                             //Size of Object -    ATOM_VOLTAGE_CONTROL    asControl;        //describ how to control -    ATOM_VOLTAGE_FORMULA_V2 asFormula;        //Indicate How to convert real Voltage to VID -}ATOM_VOLTAGE_OBJECT_V2; - -typedef struct  _ATOM_VOLTAGE_OBJECT_INFO -{ -   ATOM_COMMON_TABLE_HEADER   sHeader; -   ATOM_VOLTAGE_OBJECT        asVoltageObj[3];   //Info for Voltage control -}ATOM_VOLTAGE_OBJECT_INFO; - -typedef struct  _ATOM_VOLTAGE_OBJECT_INFO_V2 -{ -   ATOM_COMMON_TABLE_HEADER   sHeader; -    ATOM_VOLTAGE_OBJECT_V2    asVoltageObj[3];   //Info for Voltage control -}ATOM_VOLTAGE_OBJECT_INFO_V2; - -typedef struct  _ATOM_LEAKID_VOLTAGE -{ -   UCHAR    ucLeakageId; -   UCHAR    ucReserved; -   USHORT   usVoltage; -}ATOM_LEAKID_VOLTAGE; - -typedef struct _ATOM_VOLTAGE_OBJECT_HEADER_V3{ -   UCHAR    ucVoltageType;                            //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI -   UCHAR    ucVoltageMode;                            //Indicate voltage control mode: Init/Set/Leakage/Set phase -   USHORT   usSize;                                   //Size of Object -}ATOM_VOLTAGE_OBJECT_HEADER_V3; - -// ATOM_VOLTAGE_OBJECT_HEADER_V3.ucVoltageMode -#define VOLTAGE_OBJ_GPIO_LUT                 0        //VOLTAGE and GPIO Lookup table ->ATOM_GPIO_VOLTAGE_OBJECT_V3 -#define VOLTAGE_OBJ_VR_I2C_INIT_SEQ          3        //VOLTAGE REGULATOR INIT sequece through I2C -> ATOM_I2C_VOLTAGE_OBJECT_V3 -#define VOLTAGE_OBJ_PHASE_LUT                4        //Set Vregulator Phase lookup table ->ATOM_GPIO_VOLTAGE_OBJECT_V3 -#define VOLTAGE_OBJ_SVID2                    7        //Indicate voltage control by SVID2 ->ATOM_SVID2_VOLTAGE_OBJECT_V3 -#define VOLTAGE_OBJ_EVV                      8 -#define VOLTAGE_OBJ_PWRBOOST_LEAKAGE_LUT     0x10     //Powerboost Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3 -#define VOLTAGE_OBJ_HIGH_STATE_LEAKAGE_LUT   0x11     //High voltage state Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3 -#define VOLTAGE_OBJ_HIGH1_STATE_LEAKAGE_LUT  0x12     //High1 voltage state Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3 - -typedef struct  _VOLTAGE_LUT_ENTRY_V2 -{ -  ULONG   ulVoltageId;                       // The Voltage ID which is used to program GPIO register -  USHORT  usVoltageValue;                    // The corresponding Voltage Value, in mV -}VOLTAGE_LUT_ENTRY_V2; - -typedef struct  _LEAKAGE_VOLTAGE_LUT_ENTRY_V2 -{ -  USHORT  usVoltageLevel;                    // The Voltage ID which is used to program GPIO register -  USHORT  usVoltageId; -  USHORT  usLeakageId;                       // The corresponding Voltage Value, in mV -}LEAKAGE_VOLTAGE_LUT_ENTRY_V2; - - -typedef struct  _ATOM_I2C_VOLTAGE_OBJECT_V3 -{ -   ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader;    // voltage mode = VOLTAGE_OBJ_VR_I2C_INIT_SEQ -   UCHAR  ucVoltageRegulatorId;              //Indicate Voltage Regulator Id -   UCHAR  ucVoltageControlI2cLine; -   UCHAR  ucVoltageControlAddress; -   UCHAR  ucVoltageControlOffset; -   UCHAR  ucVoltageControlFlag;              // Bit0: 0 - One byte data; 1 - Two byte data -   UCHAR  ulReserved[3]; -   VOLTAGE_LUT_ENTRY asVolI2cLut[1];         // end with 0xff -}ATOM_I2C_VOLTAGE_OBJECT_V3; - -// ATOM_I2C_VOLTAGE_OBJECT_V3.ucVoltageControlFlag -#define VOLTAGE_DATA_ONE_BYTE                0 -#define VOLTAGE_DATA_TWO_BYTE                1 - -typedef struct  _ATOM_GPIO_VOLTAGE_OBJECT_V3 -{ -   ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader;    // voltage mode = VOLTAGE_OBJ_GPIO_LUT or VOLTAGE_OBJ_PHASE_LUT -   UCHAR  ucVoltageGpioCntlId;               // default is 0 which indicate control through CG VID mode -   UCHAR  ucGpioEntryNum;                    // indiate the entry numbers of Votlage/Gpio value Look up table -   UCHAR  ucPhaseDelay;                      // phase delay in unit of micro second -   UCHAR  ucReserved; -   ULONG  ulGpioMaskVal;                     // GPIO Mask value -   VOLTAGE_LUT_ENTRY_V2 asVolGpioLut[1]; -}ATOM_GPIO_VOLTAGE_OBJECT_V3; - -typedef struct  _ATOM_LEAKAGE_VOLTAGE_OBJECT_V3 -{ -   ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader;    // voltage mode = 0x10/0x11/0x12 -   UCHAR    ucLeakageCntlId;                 // default is 0 -   UCHAR    ucLeakageEntryNum;               // indicate the entry number of LeakageId/Voltage Lut table -   UCHAR    ucReserved[2]; -   ULONG    ulMaxVoltageLevel; -   LEAKAGE_VOLTAGE_LUT_ENTRY_V2 asLeakageIdLut[1]; -}ATOM_LEAKAGE_VOLTAGE_OBJECT_V3; - - -typedef struct  _ATOM_SVID2_VOLTAGE_OBJECT_V3 -{ -   ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader;    // voltage mode = VOLTAGE_OBJ_SVID2 -// 14:7 � PSI0_VID -// 6 � PSI0_EN -// 5 � PSI1 -// 4:2 � load line slope trim. -// 1:0 � offset trim, -   USHORT   usLoadLine_PSI; -// GPU GPIO pin Id to SVID2 regulator VRHot pin. possible value 0~31. 0 means GPIO0, 31 means GPIO31 -   UCHAR    ucSVDGpioId;     //0~31 indicate GPIO0~31 -   UCHAR    ucSVCGpioId;     //0~31 indicate GPIO0~31 -   ULONG    ulReserved; -}ATOM_SVID2_VOLTAGE_OBJECT_V3; - -typedef union _ATOM_VOLTAGE_OBJECT_V3{ -  ATOM_GPIO_VOLTAGE_OBJECT_V3 asGpioVoltageObj; -  ATOM_I2C_VOLTAGE_OBJECT_V3 asI2cVoltageObj; -  ATOM_LEAKAGE_VOLTAGE_OBJECT_V3 asLeakageObj; -  ATOM_SVID2_VOLTAGE_OBJECT_V3 asSVID2Obj; -}ATOM_VOLTAGE_OBJECT_V3; - -typedef struct  _ATOM_VOLTAGE_OBJECT_INFO_V3_1 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  ATOM_VOLTAGE_OBJECT_V3     asVoltageObj[3];   //Info for Voltage control -}ATOM_VOLTAGE_OBJECT_INFO_V3_1; - - -typedef struct  _ATOM_ASIC_PROFILE_VOLTAGE -{ -   UCHAR    ucProfileId; -   UCHAR    ucReserved; -   USHORT   usSize; -   USHORT   usEfuseSpareStartAddr; -   USHORT   usFuseIndex[8];                                    //from LSB to MSB, Max 8bit,end of 0xffff if less than 8 efuse id, -   ATOM_LEAKID_VOLTAGE               asLeakVol[2];         //Leakid and relatd voltage -}ATOM_ASIC_PROFILE_VOLTAGE; - -//ucProfileId -#define   ATOM_ASIC_PROFILE_ID_EFUSE_VOLTAGE                     1 -#define   ATOM_ASIC_PROFILE_ID_EFUSE_PERFORMANCE_VOLTAGE         1 -#define   ATOM_ASIC_PROFILE_ID_EFUSE_THERMAL_VOLTAGE             2 - -typedef struct  _ATOM_ASIC_PROFILING_INFO -{ -  ATOM_COMMON_TABLE_HEADER         asHeader; -  ATOM_ASIC_PROFILE_VOLTAGE        asVoltage; -}ATOM_ASIC_PROFILING_INFO; - -typedef struct  _ATOM_ASIC_PROFILING_INFO_V2_1 -{ -  ATOM_COMMON_TABLE_HEADER         asHeader; -  UCHAR  ucLeakageBinNum;                // indicate the entry number of LeakageId/Voltage Lut table -  USHORT usLeakageBinArrayOffset;        // offset of USHORT Leakage Bin list array ( from lower LeakageId to higher) - -  UCHAR  ucElbVDDC_Num; -  USHORT usElbVDDC_IdArrayOffset;        // offset of USHORT virtual VDDC voltage id ( 0xff01~0xff08 ) -  USHORT usElbVDDC_LevelArrayOffset;     // offset of 2 dimension voltage level USHORT array - -  UCHAR  ucElbVDDCI_Num; -  USHORT usElbVDDCI_IdArrayOffset;       // offset of USHORT virtual VDDCI voltage id ( 0xff01~0xff08 ) -  USHORT usElbVDDCI_LevelArrayOffset;    // offset of 2 dimension voltage level USHORT array -}ATOM_ASIC_PROFILING_INFO_V2_1; - - -//Here is parameter to convert Efuse value to Measure value -//Measured = LN((2^Bitsize-1)/EFUSE-1)*(Range)/(-alpha)+(Max+Min)/2 -typedef struct _EFUSE_LOGISTIC_FUNC_PARAM -{ -  USHORT usEfuseIndex;                  // Efuse Index in DWORD address, for example Index 911, usEuseIndex=112 -  UCHAR  ucEfuseBitLSB;                 // Efuse bit LSB in DWORD address, for example Index 911, usEfuseBitLSB= 911-112*8=15 -  UCHAR  ucEfuseLength;                 // Efuse bits length, -  ULONG  ulEfuseEncodeRange;            // Range = Max - Min, bit31 indicate the efuse is negative number -  ULONG  ulEfuseEncodeAverage;          // Average = ( Max + Min )/2 -}EFUSE_LOGISTIC_FUNC_PARAM; - -//Linear Function: Measured = Round ( Efuse * ( Max-Min )/(2^BitSize -1 ) + Min ) -typedef struct _EFUSE_LINEAR_FUNC_PARAM -{ -  USHORT usEfuseIndex;                  // Efuse Index in DWORD address, for example Index 911, usEuseIndex=112 -  UCHAR  ucEfuseBitLSB;                 // Efuse bit LSB in DWORD address, for example Index 911, usEfuseBitLSB= 911-112*8=15 -  UCHAR  ucEfuseLength;                 // Efuse bits length, -  ULONG  ulEfuseEncodeRange;            // Range = Max - Min, bit31 indicate the efuse is negative number -  ULONG  ulEfuseMin;                    // Min -}EFUSE_LINEAR_FUNC_PARAM; - - -typedef struct  _ATOM_ASIC_PROFILING_INFO_V3_1 -{ -  ATOM_COMMON_TABLE_HEADER         asHeader; -  ULONG  ulEvvDerateTdp; -  ULONG  ulEvvDerateTdc; -  ULONG  ulBoardCoreTemp; -  ULONG  ulMaxVddc; -  ULONG  ulMinVddc; -  ULONG  ulLoadLineSlop; -  ULONG  ulLeakageTemp; -  ULONG  ulLeakageVoltage; -  EFUSE_LINEAR_FUNC_PARAM sCACm; -  EFUSE_LINEAR_FUNC_PARAM sCACb; -  EFUSE_LOGISTIC_FUNC_PARAM sKt_b; -  EFUSE_LOGISTIC_FUNC_PARAM sKv_m; -  EFUSE_LOGISTIC_FUNC_PARAM sKv_b; -  USHORT usLkgEuseIndex; -  UCHAR  ucLkgEfuseBitLSB; -  UCHAR  ucLkgEfuseLength; -  ULONG  ulLkgEncodeLn_MaxDivMin; -  ULONG  ulLkgEncodeMax; -  ULONG  ulLkgEncodeMin; -  ULONG  ulEfuseLogisticAlpha; -  USHORT usPowerDpm0; -  USHORT usCurrentDpm0; -  USHORT usPowerDpm1; -  USHORT usCurrentDpm1; -  USHORT usPowerDpm2; -  USHORT usCurrentDpm2; -  USHORT usPowerDpm3; -  USHORT usCurrentDpm3; -  USHORT usPowerDpm4; -  USHORT usCurrentDpm4; -  USHORT usPowerDpm5; -  USHORT usCurrentDpm5; -  USHORT usPowerDpm6; -  USHORT usCurrentDpm6; -  USHORT usPowerDpm7; -  USHORT usCurrentDpm7; -}ATOM_ASIC_PROFILING_INFO_V3_1; - - -typedef struct  _ATOM_ASIC_PROFILING_INFO_V3_2 -{ -  ATOM_COMMON_TABLE_HEADER         asHeader; -  ULONG  ulEvvLkgFactor; -  ULONG  ulBoardCoreTemp; -  ULONG  ulMaxVddc; -  ULONG  ulMinVddc; -  ULONG  ulLoadLineSlop; -  ULONG  ulLeakageTemp; -  ULONG  ulLeakageVoltage; -  EFUSE_LINEAR_FUNC_PARAM sCACm; -  EFUSE_LINEAR_FUNC_PARAM sCACb; -  EFUSE_LOGISTIC_FUNC_PARAM sKt_b; -  EFUSE_LOGISTIC_FUNC_PARAM sKv_m; -  EFUSE_LOGISTIC_FUNC_PARAM sKv_b; -  USHORT usLkgEuseIndex; -  UCHAR  ucLkgEfuseBitLSB; -  UCHAR  ucLkgEfuseLength; -  ULONG  ulLkgEncodeLn_MaxDivMin; -  ULONG  ulLkgEncodeMax; -  ULONG  ulLkgEncodeMin; -  ULONG  ulEfuseLogisticAlpha; -  USHORT usPowerDpm0; -  USHORT usPowerDpm1; -  USHORT usPowerDpm2; -  USHORT usPowerDpm3; -  USHORT usPowerDpm4; -  USHORT usPowerDpm5; -  USHORT usPowerDpm6; -  USHORT usPowerDpm7; -  ULONG  ulTdpDerateDPM0; -  ULONG  ulTdpDerateDPM1; -  ULONG  ulTdpDerateDPM2; -  ULONG  ulTdpDerateDPM3; -  ULONG  ulTdpDerateDPM4; -  ULONG  ulTdpDerateDPM5; -  ULONG  ulTdpDerateDPM6; -  ULONG  ulTdpDerateDPM7; -}ATOM_ASIC_PROFILING_INFO_V3_2; - - -// for Tonga/Fiji speed EVV algorithm -typedef struct  _ATOM_ASIC_PROFILING_INFO_V3_3 -{ -  ATOM_COMMON_TABLE_HEADER         asHeader; -  ULONG  ulEvvLkgFactor; -  ULONG  ulBoardCoreTemp; -  ULONG  ulMaxVddc; -  ULONG  ulMinVddc; -  ULONG  ulLoadLineSlop; -  ULONG  ulLeakageTemp; -  ULONG  ulLeakageVoltage; -  EFUSE_LINEAR_FUNC_PARAM sCACm; -  EFUSE_LINEAR_FUNC_PARAM sCACb; -  EFUSE_LOGISTIC_FUNC_PARAM sKt_b; -  EFUSE_LOGISTIC_FUNC_PARAM sKv_m; -  EFUSE_LOGISTIC_FUNC_PARAM sKv_b; -  USHORT usLkgEuseIndex; -  UCHAR  ucLkgEfuseBitLSB; -  UCHAR  ucLkgEfuseLength; -  ULONG  ulLkgEncodeLn_MaxDivMin; -  ULONG  ulLkgEncodeMax; -  ULONG  ulLkgEncodeMin; -  ULONG  ulEfuseLogisticAlpha; -  USHORT usPowerDpm0; -  USHORT usPowerDpm1; -  USHORT usPowerDpm2; -  USHORT usPowerDpm3; -  USHORT usPowerDpm4; -  USHORT usPowerDpm5; -  USHORT usPowerDpm6; -  USHORT usPowerDpm7; -  ULONG  ulTdpDerateDPM0; -  ULONG  ulTdpDerateDPM1; -  ULONG  ulTdpDerateDPM2; -  ULONG  ulTdpDerateDPM3; -  ULONG  ulTdpDerateDPM4; -  ULONG  ulTdpDerateDPM5; -  ULONG  ulTdpDerateDPM6; -  ULONG  ulTdpDerateDPM7; -  EFUSE_LINEAR_FUNC_PARAM sRoFuse; -  ULONG  ulRoAlpha; -  ULONG  ulRoBeta; -  ULONG  ulRoGamma; -  ULONG  ulRoEpsilon; -  ULONG  ulATermRo; -  ULONG  ulBTermRo; -  ULONG  ulCTermRo; -  ULONG  ulSclkMargin; -  ULONG  ulFmaxPercent; -  ULONG  ulCRPercent; -  ULONG  ulSFmaxPercent; -  ULONG  ulSCRPercent; -  ULONG  ulSDCMargine; -}ATOM_ASIC_PROFILING_INFO_V3_3; - -typedef struct _ATOM_POWER_SOURCE_OBJECT -{ -   UCHAR  ucPwrSrcId;                                   // Power source -   UCHAR  ucPwrSensorType;                              // GPIO, I2C or none -   UCHAR  ucPwrSensId;                                  // if GPIO detect, it is GPIO id,  if I2C detect, it is I2C id -   UCHAR  ucPwrSensSlaveAddr;                           // Slave address if I2C detect -   UCHAR  ucPwrSensRegIndex;                            // I2C register Index if I2C detect -   UCHAR  ucPwrSensRegBitMask;                          // detect which bit is used if I2C detect -   UCHAR  ucPwrSensActiveState;                         // high active or low active -   UCHAR  ucReserve[3];                                 // reserve -   USHORT usSensPwr;                                    // in unit of watt -}ATOM_POWER_SOURCE_OBJECT; - -typedef struct _ATOM_POWER_SOURCE_INFO -{ -      ATOM_COMMON_TABLE_HEADER      asHeader; -      UCHAR                                    asPwrbehave[16]; -      ATOM_POWER_SOURCE_OBJECT      asPwrObj[1]; -}ATOM_POWER_SOURCE_INFO; - - -//Define ucPwrSrcId -#define POWERSOURCE_PCIE_ID1                  0x00 -#define POWERSOURCE_6PIN_CONNECTOR_ID1   0x01 -#define POWERSOURCE_8PIN_CONNECTOR_ID1   0x02 -#define POWERSOURCE_6PIN_CONNECTOR_ID2   0x04 -#define POWERSOURCE_8PIN_CONNECTOR_ID2   0x08 - -//define ucPwrSensorId -#define POWER_SENSOR_ALWAYS                     0x00 -#define POWER_SENSOR_GPIO                        0x01 -#define POWER_SENSOR_I2C                        0x02 - -typedef struct _ATOM_CLK_VOLT_CAPABILITY -{ -  ULONG      ulVoltageIndex;                      // The Voltage Index indicated by FUSE, same voltage index shared with SCLK DPM fuse table -  ULONG      ulMaximumSupportedCLK;               // Maximum clock supported with specified voltage index, unit in 10kHz -}ATOM_CLK_VOLT_CAPABILITY; - - -typedef struct _ATOM_CLK_VOLT_CAPABILITY_V2 -{ -  USHORT     usVoltageLevel;                      // The real Voltage Level round up value in unit of mv, -  ULONG      ulMaximumSupportedCLK;               // Maximum clock supported with specified voltage index, unit in 10kHz -}ATOM_CLK_VOLT_CAPABILITY_V2; - -typedef struct _ATOM_AVAILABLE_SCLK_LIST -{ -  ULONG      ulSupportedSCLK;               // Maximum clock supported with specified voltage index,  unit in 10kHz -  USHORT     usVoltageIndex;                // The Voltage Index indicated by FUSE for specified SCLK -  USHORT     usVoltageID;                   // The Voltage ID indicated by FUSE for specified SCLK -}ATOM_AVAILABLE_SCLK_LIST; - -// ATOM_INTEGRATED_SYSTEM_INFO_V6 ulSystemConfig cap definition -#define ATOM_IGP_INFO_V6_SYSTEM_CONFIG__PCIE_POWER_GATING_ENABLE             1       // refer to ulSystemConfig bit[0] - -// this IntegrateSystemInfoTable is used for Liano/Ontario APU -typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  ULONG  ulBootUpEngineClock; -  ULONG  ulDentistVCOFreq; -  ULONG  ulBootUpUMAClock; -  ATOM_CLK_VOLT_CAPABILITY   sDISPCLK_Voltage[4]; -  ULONG  ulBootUpReqDisplayVector; -  ULONG  ulOtherDisplayMisc; -  ULONG  ulGPUCapInfo; -  ULONG  ulSB_MMIO_Base_Addr; -  USHORT usRequestedPWMFreqInHz; -  UCHAR  ucHtcTmpLmt; -  UCHAR  ucHtcHystLmt; -  ULONG  ulMinEngineClock; -  ULONG  ulSystemConfig; -  ULONG  ulCPUCapInfo; -  USHORT usNBP0Voltage; -  USHORT usNBP1Voltage; -  USHORT usBootUpNBVoltage; -  USHORT usExtDispConnInfoOffset; -  USHORT usPanelRefreshRateRange; -  UCHAR  ucMemoryType; -  UCHAR  ucUMAChannelNumber; -  ULONG  ulCSR_M3_ARB_CNTL_DEFAULT[10]; -  ULONG  ulCSR_M3_ARB_CNTL_UVD[10]; -  ULONG  ulCSR_M3_ARB_CNTL_FS3D[10]; -  ATOM_AVAILABLE_SCLK_LIST   sAvail_SCLK[5]; -  ULONG  ulGMCRestoreResetTime; -  ULONG  ulMinimumNClk; -  ULONG  ulIdleNClk; -  ULONG  ulDDR_DLL_PowerUpTime; -  ULONG  ulDDR_PLL_PowerUpTime; -  USHORT usPCIEClkSSPercentage; -  USHORT usPCIEClkSSType; -  USHORT usLvdsSSPercentage; -  USHORT usLvdsSSpreadRateIn10Hz; -  USHORT usHDMISSPercentage; -  USHORT usHDMISSpreadRateIn10Hz; -  USHORT usDVISSPercentage; -  USHORT usDVISSpreadRateIn10Hz; -  ULONG  SclkDpmBoostMargin; -  ULONG  SclkDpmThrottleMargin; -  USHORT SclkDpmTdpLimitPG; -  USHORT SclkDpmTdpLimitBoost; -  ULONG  ulBoostEngineCLock; -  UCHAR  ulBoostVid_2bit; -  UCHAR  EnableBoost; -  USHORT GnbTdpLimit; -  USHORT usMaxLVDSPclkFreqInSingleLink; -  UCHAR  ucLvdsMisc; -  UCHAR  ucLVDSReserved; -  ULONG  ulReserved3[15]; -  ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo; -}ATOM_INTEGRATED_SYSTEM_INFO_V6; - -// ulGPUCapInfo -#define INTEGRATED_SYSTEM_INFO_V6_GPUCAPINFO__TMDSHDMI_COHERENT_SINGLEPLL_MODE       0x01 -#define INTEGRATED_SYSTEM_INFO_V6_GPUCAPINFO__DISABLE_AUX_HW_MODE_DETECTION          0x08 - -//ucLVDSMisc: -#define SYS_INFO_LVDSMISC__888_FPDI_MODE                                             0x01 -#define SYS_INFO_LVDSMISC__DL_CH_SWAP                                                0x02 -#define SYS_INFO_LVDSMISC__888_BPC                                                   0x04 -#define SYS_INFO_LVDSMISC__OVERRIDE_EN                                               0x08 -#define SYS_INFO_LVDSMISC__BLON_ACTIVE_LOW                                           0x10 -// new since Trinity -#define SYS_INFO_LVDSMISC__TRAVIS_LVDS_VOL_OVERRIDE_EN                               0x20 - -// not used any more -#define SYS_INFO_LVDSMISC__VSYNC_ACTIVE_LOW                                          0x04 -#define SYS_INFO_LVDSMISC__HSYNC_ACTIVE_LOW                                          0x08 - -/********************************************************************************************************************** -  ATOM_INTEGRATED_SYSTEM_INFO_V6 Description -ulBootUpEngineClock:              VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock -ulDentistVCOFreq:                 Dentist VCO clock in 10kHz unit. -ulBootUpUMAClock:                 System memory boot up clock frequency in 10Khz unit. -sDISPCLK_Voltage:                 Report Display clock voltage requirement. - -ulBootUpReqDisplayVector:         VBIOS boot up display IDs, following are supported devices in Liano/Ontaio projects: -                                  ATOM_DEVICE_CRT1_SUPPORT                  0x0001 -                                  ATOM_DEVICE_CRT2_SUPPORT                  0x0010 -                                  ATOM_DEVICE_DFP1_SUPPORT                  0x0008 -                                  ATOM_DEVICE_DFP6_SUPPORT                  0x0040 -                                  ATOM_DEVICE_DFP2_SUPPORT                  0x0080 -                                  ATOM_DEVICE_DFP3_SUPPORT                  0x0200 -                                  ATOM_DEVICE_DFP4_SUPPORT                  0x0400 -                                  ATOM_DEVICE_DFP5_SUPPORT                  0x0800 -                                  ATOM_DEVICE_LCD1_SUPPORT                  0x0002 -ulOtherDisplayMisc:                 Other display related flags, not defined yet. -ulGPUCapInfo:                     bit[0]=0: TMDS/HDMI Coherent Mode use cascade PLL mode. -                                        =1: TMDS/HDMI Coherent Mode use signel PLL mode. -                                  bit[3]=0: Enable HW AUX mode detection logic -                                        =1: Disable HW AUX mode dettion logic -ulSB_MMIO_Base_Addr:              Physical Base address to SB MMIO space. Driver needs to initialize it for SMU usage. - -usRequestedPWMFreqInHz:           When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW). -                                  Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0; - -                                  When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below: -                                  1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use; -                                  VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result, -                                  Changing BL using VBIOS function is functional in both driver and non-driver present environment; -                                  and enabling VariBri under the driver environment from PP table is optional. - -                                  2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating -                                  that BL control from GPU is expected. -                                  VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1 -                                  Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but -                                  it's per platform -                                  and enabling VariBri under the driver environment from PP table is optional. - -ucHtcTmpLmt:                      Refer to D18F3x64 bit[22:16], HtcTmpLmt. -                                  Threshold on value to enter HTC_active state. -ucHtcHystLmt:                     Refer to D18F3x64 bit[27:24], HtcHystLmt. -                                  To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt. -ulMinEngineClock:                 Minimum SCLK allowed in 10kHz unit. This is calculated based on WRCK Fuse settings. -ulSystemConfig:                   Bit[0]=0: PCIE Power Gating Disabled -                                        =1: PCIE Power Gating Enabled -                                  Bit[1]=0: DDR-DLL shut-down feature disabled. -                                         1: DDR-DLL shut-down feature enabled. -                                  Bit[2]=0: DDR-PLL Power down feature disabled. -                                         1: DDR-PLL Power down feature enabled. -ulCPUCapInfo:                     TBD -usNBP0Voltage:                    VID for voltage on NB P0 State -usNBP1Voltage:                    VID for voltage on NB P1 State -usBootUpNBVoltage:                Voltage Index of GNB voltage configured by SBIOS, which is suffcient to support VBIOS DISPCLK requirement. -usExtDispConnInfoOffset:          Offset to sExtDispConnInfo inside the structure -usPanelRefreshRateRange:          Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set -                                  to indicate a range. -                                  SUPPORTED_LCD_REFRESHRATE_30Hz          0x0004 -                                  SUPPORTED_LCD_REFRESHRATE_40Hz          0x0008 -                                  SUPPORTED_LCD_REFRESHRATE_50Hz          0x0010 -                                  SUPPORTED_LCD_REFRESHRATE_60Hz          0x0020 -ucMemoryType:                     [3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved. -ucUMAChannelNumber:                 System memory channel numbers. -ulCSR_M3_ARB_CNTL_DEFAULT[10]:    Arrays with values for CSR M3 arbiter for default -ulCSR_M3_ARB_CNTL_UVD[10]:        Arrays with values for CSR M3 arbiter for UVD playback. -ulCSR_M3_ARB_CNTL_FS3D[10]:       Arrays with values for CSR M3 arbiter for Full Screen 3D applications. -sAvail_SCLK[5]:                   Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high -ulGMCRestoreResetTime:            GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns. -ulMinimumNClk:                    Minimum NCLK speed among all NB-Pstates to calcualte data reconnection latency. Unit in 10kHz. -ulIdleNClk:                       NCLK speed while memory runs in self-refresh state. Unit in 10kHz. -ulDDR_DLL_PowerUpTime:            DDR PHY DLL power up time. Unit in ns. -ulDDR_PLL_PowerUpTime:            DDR PHY PLL power up time. Unit in ns. -usPCIEClkSSPercentage:            PCIE Clock Spred Spectrum Percentage in unit 0.01%; 100 mean 1%. -usPCIEClkSSType:                  PCIE Clock Spred Spectrum Type. 0 for Down spread(default); 1 for Center spread. -usLvdsSSPercentage:               LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting. -usLvdsSSpreadRateIn10Hz:          LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting. -usHDMISSPercentage:               HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%,  =0, use VBIOS default setting. -usHDMISSpreadRateIn10Hz:          HDMI Spread Spectrum frequency in unit of 10Hz,  =0, use VBIOS default setting. -usDVISSPercentage:                DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%,  =0, use VBIOS default setting. -usDVISSpreadRateIn10Hz:           DVI Spread Spectrum frequency in unit of 10Hz,  =0, use VBIOS default setting. -usMaxLVDSPclkFreqInSingleLink:    Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz -ucLVDSMisc:                       [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode -                                  [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped -                                  [bit2] LVDS 888bit per color mode  =0: 666 bit per color =1:888 bit per color -                                  [bit3] LVDS parameter override enable  =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used -                                  [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low ) -**********************************************************************************************************************/ - -// this Table is used for Liano/Ontario APU -typedef struct _ATOM_FUSION_SYSTEM_INFO_V1 -{ -  ATOM_INTEGRATED_SYSTEM_INFO_V6    sIntegratedSysInfo; -  ULONG  ulPowerplayTable[128]; -}ATOM_FUSION_SYSTEM_INFO_V1; - - -typedef struct _ATOM_TDP_CONFIG_BITS -{ -#if ATOM_BIG_ENDIAN -  ULONG   uReserved:2; -  ULONG   uTDP_Value:14;  // Original TDP value in tens of milli watts -  ULONG   uCTDP_Value:14; // Override value in tens of milli watts -  ULONG   uCTDP_Enable:2; // = (uCTDP_Value > uTDP_Value? 2: (uCTDP_Value < uTDP_Value)) -#else -  ULONG   uCTDP_Enable:2; // = (uCTDP_Value > uTDP_Value? 2: (uCTDP_Value < uTDP_Value)) -  ULONG   uCTDP_Value:14; // Override value in tens of milli watts -  ULONG   uTDP_Value:14;  // Original TDP value in tens of milli watts -  ULONG   uReserved:2; -#endif -}ATOM_TDP_CONFIG_BITS; - -typedef union _ATOM_TDP_CONFIG -{ -  ATOM_TDP_CONFIG_BITS TDP_config; -  ULONG            TDP_config_all; -}ATOM_TDP_CONFIG; - -/********************************************************************************************************************** -  ATOM_FUSION_SYSTEM_INFO_V1 Description -sIntegratedSysInfo:               refer to ATOM_INTEGRATED_SYSTEM_INFO_V6 definition. -ulPowerplayTable[128]:            This 512 bytes memory is used to save ATOM_PPLIB_POWERPLAYTABLE3, starting form ulPowerplayTable[0] -**********************************************************************************************************************/ - -// this IntegrateSystemInfoTable is used for Trinity APU -typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  ULONG  ulBootUpEngineClock; -  ULONG  ulDentistVCOFreq; -  ULONG  ulBootUpUMAClock; -  ATOM_CLK_VOLT_CAPABILITY   sDISPCLK_Voltage[4]; -  ULONG  ulBootUpReqDisplayVector; -  ULONG  ulOtherDisplayMisc; -  ULONG  ulGPUCapInfo; -  ULONG  ulSB_MMIO_Base_Addr; -  USHORT usRequestedPWMFreqInHz; -  UCHAR  ucHtcTmpLmt; -  UCHAR  ucHtcHystLmt; -  ULONG  ulMinEngineClock; -  ULONG  ulSystemConfig; -  ULONG  ulCPUCapInfo; -  USHORT usNBP0Voltage; -  USHORT usNBP1Voltage; -  USHORT usBootUpNBVoltage; -  USHORT usExtDispConnInfoOffset; -  USHORT usPanelRefreshRateRange; -  UCHAR  ucMemoryType; -  UCHAR  ucUMAChannelNumber; -  UCHAR  strVBIOSMsg[40]; -  ATOM_TDP_CONFIG  asTdpConfig; -  ULONG  ulReserved[19]; -  ATOM_AVAILABLE_SCLK_LIST   sAvail_SCLK[5]; -  ULONG  ulGMCRestoreResetTime; -  ULONG  ulMinimumNClk; -  ULONG  ulIdleNClk; -  ULONG  ulDDR_DLL_PowerUpTime; -  ULONG  ulDDR_PLL_PowerUpTime; -  USHORT usPCIEClkSSPercentage; -  USHORT usPCIEClkSSType; -  USHORT usLvdsSSPercentage; -  USHORT usLvdsSSpreadRateIn10Hz; -  USHORT usHDMISSPercentage; -  USHORT usHDMISSpreadRateIn10Hz; -  USHORT usDVISSPercentage; -  USHORT usDVISSpreadRateIn10Hz; -  ULONG  SclkDpmBoostMargin; -  ULONG  SclkDpmThrottleMargin; -  USHORT SclkDpmTdpLimitPG; -  USHORT SclkDpmTdpLimitBoost; -  ULONG  ulBoostEngineCLock; -  UCHAR  ulBoostVid_2bit; -  UCHAR  EnableBoost; -  USHORT GnbTdpLimit; -  USHORT usMaxLVDSPclkFreqInSingleLink; -  UCHAR  ucLvdsMisc; -  UCHAR  ucTravisLVDSVolAdjust; -  UCHAR  ucLVDSPwrOnSeqDIGONtoDE_in4Ms; -  UCHAR  ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms; -  UCHAR  ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms; -  UCHAR  ucLVDSPwrOffSeqDEtoDIGON_in4Ms; -  UCHAR  ucLVDSOffToOnDelay_in4Ms; -  UCHAR  ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms; -  UCHAR  ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms; -  UCHAR  ucMinAllowedBL_Level; -  ULONG  ulLCDBitDepthControlVal; -  ULONG  ulNbpStateMemclkFreq[4]; -  USHORT usNBP2Voltage; -  USHORT usNBP3Voltage; -  ULONG  ulNbpStateNClkFreq[4]; -  UCHAR  ucNBDPMEnable; -  UCHAR  ucReserved[3]; -  UCHAR  ucDPMState0VclkFid; -  UCHAR  ucDPMState0DclkFid; -  UCHAR  ucDPMState1VclkFid; -  UCHAR  ucDPMState1DclkFid; -  UCHAR  ucDPMState2VclkFid; -  UCHAR  ucDPMState2DclkFid; -  UCHAR  ucDPMState3VclkFid; -  UCHAR  ucDPMState3DclkFid; -  ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo; -}ATOM_INTEGRATED_SYSTEM_INFO_V1_7; - -// ulOtherDisplayMisc -#define INTEGRATED_SYSTEM_INFO__GET_EDID_CALLBACK_FUNC_SUPPORT            0x01 -#define INTEGRATED_SYSTEM_INFO__GET_BOOTUP_DISPLAY_CALLBACK_FUNC_SUPPORT  0x02 -#define INTEGRATED_SYSTEM_INFO__GET_EXPANSION_CALLBACK_FUNC_SUPPORT       0x04 -#define INTEGRATED_SYSTEM_INFO__FAST_BOOT_SUPPORT                         0x08 - -// ulGPUCapInfo -#define SYS_INFO_GPUCAPS__TMDSHDMI_COHERENT_SINGLEPLL_MODE                0x01 -#define SYS_INFO_GPUCAPS__DP_SINGLEPLL_MODE                               0x02 -#define SYS_INFO_GPUCAPS__DISABLE_AUX_MODE_DETECT                         0x08 -#define SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS                               0x10 -//ulGPUCapInfo[16]=1 indicate SMC firmware is able to support GNB fast resume function, so that driver can call SMC to program most of GNB register during resuming, from ML -#define SYS_INFO_GPUCAPS__GNB_FAST_RESUME_CAPABLE                         0x00010000 - -//ulGPUCapInfo[17]=1 indicate battery boost feature is enable, from ML -#define SYS_INFO_GPUCAPS__BATTERY_BOOST_ENABLE                            0x00020000 - -/********************************************************************************************************************** -  ATOM_INTEGRATED_SYSTEM_INFO_V1_7 Description -ulBootUpEngineClock:              VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock -ulDentistVCOFreq:                 Dentist VCO clock in 10kHz unit. -ulBootUpUMAClock:                 System memory boot up clock frequency in 10Khz unit. -sDISPCLK_Voltage:                 Report Display clock voltage requirement. - -ulBootUpReqDisplayVector:         VBIOS boot up display IDs, following are supported devices in Trinity projects: -                                  ATOM_DEVICE_CRT1_SUPPORT                  0x0001 -                                  ATOM_DEVICE_DFP1_SUPPORT                  0x0008 -                                  ATOM_DEVICE_DFP6_SUPPORT                  0x0040 -                                  ATOM_DEVICE_DFP2_SUPPORT                  0x0080 -                                  ATOM_DEVICE_DFP3_SUPPORT                  0x0200 -                                  ATOM_DEVICE_DFP4_SUPPORT                  0x0400 -                                  ATOM_DEVICE_DFP5_SUPPORT                  0x0800 -                                  ATOM_DEVICE_LCD1_SUPPORT                  0x0002 -ulOtherDisplayMisc:                 bit[0]=0: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is not supported by SBIOS. -                                        =1: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is supported by SBIOS. -                                  bit[1]=0: INT15 callback function Get boot display( ax=4e08, bl=01h) is not supported by SBIOS -                                        =1: INT15 callback function Get boot display( ax=4e08, bl=01h) is supported by SBIOS -                                  bit[2]=0: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is not supported by SBIOS -                                        =1: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is supported by SBIOS -                                  bit[3]=0: VBIOS fast boot is disable -                                        =1: VBIOS fast boot is enable. ( VBIOS skip display device detection in every set mode if LCD panel is connect and LID is open) -ulGPUCapInfo:                     bit[0]=0: TMDS/HDMI Coherent Mode use cascade PLL mode. -                                        =1: TMDS/HDMI Coherent Mode use signel PLL mode. -                                  bit[1]=0: DP mode use cascade PLL mode ( New for Trinity ) -                                        =1: DP mode use single PLL mode -                                  bit[3]=0: Enable AUX HW mode detection logic -                                        =1: Disable AUX HW mode detection logic - -ulSB_MMIO_Base_Addr:              Physical Base address to SB MMIO space. Driver needs to initialize it for SMU usage. - -usRequestedPWMFreqInHz:           When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW). -                                  Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0; - -                                  When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below: -                                  1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use; -                                  VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result, -                                  Changing BL using VBIOS function is functional in both driver and non-driver present environment; -                                  and enabling VariBri under the driver environment from PP table is optional. - -                                  2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating -                                  that BL control from GPU is expected. -                                  VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1 -                                  Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but -                                  it's per platform -                                  and enabling VariBri under the driver environment from PP table is optional. - -ucHtcTmpLmt:                      Refer to D18F3x64 bit[22:16], HtcTmpLmt. -                                  Threshold on value to enter HTC_active state. -ucHtcHystLmt:                     Refer to D18F3x64 bit[27:24], HtcHystLmt. -                                  To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt. -ulMinEngineClock:                 Minimum SCLK allowed in 10kHz unit. This is calculated based on WRCK Fuse settings. -ulSystemConfig:                   Bit[0]=0: PCIE Power Gating Disabled -                                        =1: PCIE Power Gating Enabled -                                  Bit[1]=0: DDR-DLL shut-down feature disabled. -                                         1: DDR-DLL shut-down feature enabled. -                                  Bit[2]=0: DDR-PLL Power down feature disabled. -                                         1: DDR-PLL Power down feature enabled. -ulCPUCapInfo:                     TBD -usNBP0Voltage:                    VID for voltage on NB P0 State -usNBP1Voltage:                    VID for voltage on NB P1 State -usNBP2Voltage:                    VID for voltage on NB P2 State -usNBP3Voltage:                    VID for voltage on NB P3 State -usBootUpNBVoltage:                Voltage Index of GNB voltage configured by SBIOS, which is suffcient to support VBIOS DISPCLK requirement. -usExtDispConnInfoOffset:          Offset to sExtDispConnInfo inside the structure -usPanelRefreshRateRange:          Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set -                                  to indicate a range. -                                  SUPPORTED_LCD_REFRESHRATE_30Hz          0x0004 -                                  SUPPORTED_LCD_REFRESHRATE_40Hz          0x0008 -                                  SUPPORTED_LCD_REFRESHRATE_50Hz          0x0010 -                                  SUPPORTED_LCD_REFRESHRATE_60Hz          0x0020 -ucMemoryType:                     [3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved. -ucUMAChannelNumber:                 System memory channel numbers. -ulCSR_M3_ARB_CNTL_DEFAULT[10]:    Arrays with values for CSR M3 arbiter for default -ulCSR_M3_ARB_CNTL_UVD[10]:        Arrays with values for CSR M3 arbiter for UVD playback. -ulCSR_M3_ARB_CNTL_FS3D[10]:       Arrays with values for CSR M3 arbiter for Full Screen 3D applications. -sAvail_SCLK[5]:                   Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high -ulGMCRestoreResetTime:            GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns. -ulMinimumNClk:                    Minimum NCLK speed among all NB-Pstates to calcualte data reconnection latency. Unit in 10kHz. -ulIdleNClk:                       NCLK speed while memory runs in self-refresh state. Unit in 10kHz. -ulDDR_DLL_PowerUpTime:            DDR PHY DLL power up time. Unit in ns. -ulDDR_PLL_PowerUpTime:            DDR PHY PLL power up time. Unit in ns. -usPCIEClkSSPercentage:            PCIE Clock Spread Spectrum Percentage in unit 0.01%; 100 mean 1%. -usPCIEClkSSType:                  PCIE Clock Spread Spectrum Type. 0 for Down spread(default); 1 for Center spread. -usLvdsSSPercentage:               LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting. -usLvdsSSpreadRateIn10Hz:          LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting. -usHDMISSPercentage:               HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%,  =0, use VBIOS default setting. -usHDMISSpreadRateIn10Hz:          HDMI Spread Spectrum frequency in unit of 10Hz,  =0, use VBIOS default setting. -usDVISSPercentage:                DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%,  =0, use VBIOS default setting. -usDVISSpreadRateIn10Hz:           DVI Spread Spectrum frequency in unit of 10Hz,  =0, use VBIOS default setting. -usMaxLVDSPclkFreqInSingleLink:    Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz -ucLVDSMisc:                       [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode -                                  [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped -                                  [bit2] LVDS 888bit per color mode  =0: 666 bit per color =1:888 bit per color -                                  [bit3] LVDS parameter override enable  =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used -                                  [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low ) -                                  [bit5] Travid LVDS output voltage override enable, when =1, use ucTravisLVDSVolAdjust value to overwrite Traivs register LVDS_CTRL_4 -ucTravisLVDSVolAdjust             When ucLVDSMisc[5]=1,it means platform SBIOS want to overwrite TravisLVDSVoltage. Then VBIOS will use ucTravisLVDSVolAdjust -                                  value to program Travis register LVDS_CTRL_4 -ucLVDSPwrOnSeqDIGONtoDE_in4Ms:    LVDS power up sequence time in unit of 4ms, time delay from DIGON signal active to data enable signal active( DE ). -                                  =0 mean use VBIOS default which is 8 ( 32ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON. -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. -ucLVDSPwrOnDEtoVARY_BL_in4Ms:     LVDS power up sequence time in unit of 4ms., time delay from DE( data enable ) active to Vary Brightness enable signal active( VARY_BL ). -                                  =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON. -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. - -ucLVDSPwrOffVARY_BLtoDE_in4Ms:    LVDS power down sequence time in unit of 4ms, time delay from data enable ( DE ) signal off to LCDVCC (DIGON) off. -                                  =0 mean use VBIOS default delay which is 8 ( 32ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. - -ucLVDSPwrOffDEtoDIGON_in4Ms:      LVDS power down sequence time in unit of 4ms, time delay from vary brightness enable signal( VARY_BL) off to data enable ( DE ) signal off. -                                  =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. - -ucLVDSOffToOnDelay_in4Ms:         LVDS power down sequence time in unit of 4ms. Time delay from DIGON signal off to DIGON signal active. -                                  =0 means to use VBIOS default delay which is 125 ( 500ms ). -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. - -ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms: -                                  LVDS power up sequence time in unit of 4ms. Time delay from VARY_BL signal on to DLON signal active. -                                  =0 means to use VBIOS default delay which is 0 ( 0ms ). -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. - -ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms: -                                  LVDS power down sequence time in unit of 4ms. Time delay from BLON signal off to VARY_BL signal off. -                                  =0 means to use VBIOS default delay which is 0 ( 0ms ). -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. - -ucMinAllowedBL_Level:             Lowest LCD backlight PWM level. This is customer platform specific parameters. By default it is 0. - -ulNbpStateMemclkFreq[4]:          system memory clock frequncey in unit of 10Khz in different NB pstate. - -**********************************************************************************************************************/ - -// this IntegrateSystemInfoTable is used for Kaveri & Kabini APU -typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  ULONG  ulBootUpEngineClock; -  ULONG  ulDentistVCOFreq; -  ULONG  ulBootUpUMAClock; -  ATOM_CLK_VOLT_CAPABILITY   sDISPCLK_Voltage[4]; -  ULONG  ulBootUpReqDisplayVector; -  ULONG  ulVBIOSMisc; -  ULONG  ulGPUCapInfo; -  ULONG  ulDISP_CLK2Freq; -  USHORT usRequestedPWMFreqInHz; -  UCHAR  ucHtcTmpLmt; -  UCHAR  ucHtcHystLmt; -  ULONG  ulReserved2; -  ULONG  ulSystemConfig; -  ULONG  ulCPUCapInfo; -  ULONG  ulReserved3; -  USHORT usGPUReservedSysMemSize; -  USHORT usExtDispConnInfoOffset; -  USHORT usPanelRefreshRateRange; -  UCHAR  ucMemoryType; -  UCHAR  ucUMAChannelNumber; -  UCHAR  strVBIOSMsg[40]; -  ATOM_TDP_CONFIG  asTdpConfig; -  ULONG  ulReserved[19]; -  ATOM_AVAILABLE_SCLK_LIST   sAvail_SCLK[5]; -  ULONG  ulGMCRestoreResetTime; -  ULONG  ulReserved4; -  ULONG  ulIdleNClk; -  ULONG  ulDDR_DLL_PowerUpTime; -  ULONG  ulDDR_PLL_PowerUpTime; -  USHORT usPCIEClkSSPercentage; -  USHORT usPCIEClkSSType; -  USHORT usLvdsSSPercentage; -  USHORT usLvdsSSpreadRateIn10Hz; -  USHORT usHDMISSPercentage; -  USHORT usHDMISSpreadRateIn10Hz; -  USHORT usDVISSPercentage; -  USHORT usDVISSpreadRateIn10Hz; -  ULONG  ulGPUReservedSysMemBaseAddrLo; -  ULONG  ulGPUReservedSysMemBaseAddrHi; -  ATOM_CLK_VOLT_CAPABILITY   s5thDISPCLK_Voltage; -  ULONG  ulReserved5; -  USHORT usMaxLVDSPclkFreqInSingleLink; -  UCHAR  ucLvdsMisc; -  UCHAR  ucTravisLVDSVolAdjust; -  UCHAR  ucLVDSPwrOnSeqDIGONtoDE_in4Ms; -  UCHAR  ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms; -  UCHAR  ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms; -  UCHAR  ucLVDSPwrOffSeqDEtoDIGON_in4Ms; -  UCHAR  ucLVDSOffToOnDelay_in4Ms; -  UCHAR  ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms; -  UCHAR  ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms; -  UCHAR  ucMinAllowedBL_Level; -  ULONG  ulLCDBitDepthControlVal; -  ULONG  ulNbpStateMemclkFreq[4]; -  ULONG  ulPSPVersion; -  ULONG  ulNbpStateNClkFreq[4]; -  USHORT usNBPStateVoltage[4]; -  USHORT usBootUpNBVoltage; -  USHORT usReserved2; -  ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo; -}ATOM_INTEGRATED_SYSTEM_INFO_V1_8; - -/********************************************************************************************************************** -  ATOM_INTEGRATED_SYSTEM_INFO_V1_8 Description -ulBootUpEngineClock:              VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock -ulDentistVCOFreq:                 Dentist VCO clock in 10kHz unit. -ulBootUpUMAClock:                 System memory boot up clock frequency in 10Khz unit. -sDISPCLK_Voltage:                 Report Display clock frequency requirement on GNB voltage(up to 4 voltage levels). - -ulBootUpReqDisplayVector:         VBIOS boot up display IDs, following are supported devices in Trinity projects: -                                  ATOM_DEVICE_CRT1_SUPPORT                  0x0001 -                                  ATOM_DEVICE_DFP1_SUPPORT                  0x0008 -                                  ATOM_DEVICE_DFP6_SUPPORT                  0x0040 -                                  ATOM_DEVICE_DFP2_SUPPORT                  0x0080 -                                  ATOM_DEVICE_DFP3_SUPPORT                  0x0200 -                                  ATOM_DEVICE_DFP4_SUPPORT                  0x0400 -                                  ATOM_DEVICE_DFP5_SUPPORT                  0x0800 -                                  ATOM_DEVICE_LCD1_SUPPORT                  0x0002 - -ulVBIOSMisc:                       Miscellenous flags for VBIOS requirement and interface -                                  bit[0]=0: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is not supported by SBIOS. -                                        =1: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is supported by SBIOS. -                                  bit[1]=0: INT15 callback function Get boot display( ax=4e08, bl=01h) is not supported by SBIOS -                                        =1: INT15 callback function Get boot display( ax=4e08, bl=01h) is supported by SBIOS -                                  bit[2]=0: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is not supported by SBIOS -                                        =1: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is supported by SBIOS -                                  bit[3]=0: VBIOS fast boot is disable -                                        =1: VBIOS fast boot is enable. ( VBIOS skip display device detection in every set mode if LCD panel is connect and LID is open) - -ulGPUCapInfo:                     bit[0~2]= Reserved -                                  bit[3]=0: Enable AUX HW mode detection logic -                                        =1: Disable AUX HW mode detection logic -                                  bit[4]=0: Disable DFS bypass feature -                                        =1: Enable DFS bypass feature - -usRequestedPWMFreqInHz:           When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW). -                                  Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0; - -                                  When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below: -                                  1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use; -                                  VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result, -                                  Changing BL using VBIOS function is functional in both driver and non-driver present environment; -                                  and enabling VariBri under the driver environment from PP table is optional. - -                                  2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating -                                  that BL control from GPU is expected. -                                  VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1 -                                  Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but -                                  it's per platform -                                  and enabling VariBri under the driver environment from PP table is optional. - -ucHtcTmpLmt:                      Refer to D18F3x64 bit[22:16], HtcTmpLmt. Threshold on value to enter HTC_active state. -ucHtcHystLmt:                     Refer to D18F3x64 bit[27:24], HtcHystLmt. -                                  To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt. - -ulSystemConfig:                   Bit[0]=0: PCIE Power Gating Disabled -                                        =1: PCIE Power Gating Enabled -                                  Bit[1]=0: DDR-DLL shut-down feature disabled. -                                         1: DDR-DLL shut-down feature enabled. -                                  Bit[2]=0: DDR-PLL Power down feature disabled. -                                         1: DDR-PLL Power down feature enabled. -                                  Bit[3]=0: GNB DPM is disabled -                                        =1: GNB DPM is enabled -ulCPUCapInfo:                     TBD - -usExtDispConnInfoOffset:          Offset to sExtDispConnInfo inside the structure -usPanelRefreshRateRange:          Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set -                                  to indicate a range. -                                  SUPPORTED_LCD_REFRESHRATE_30Hz          0x0004 -                                  SUPPORTED_LCD_REFRESHRATE_40Hz          0x0008 -                                  SUPPORTED_LCD_REFRESHRATE_50Hz          0x0010 -                                  SUPPORTED_LCD_REFRESHRATE_60Hz          0x0020 - -ucMemoryType:                     [3:0]=1:DDR1;=2:DDR2;=3:DDR3;=5:GDDR5; [7:4] is reserved. -ucUMAChannelNumber:                 System memory channel numbers. - -strVBIOSMsg[40]:                  VBIOS boot up customized message string - -sAvail_SCLK[5]:                   Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high - -ulGMCRestoreResetTime:            GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns. -ulIdleNClk:                       NCLK speed while memory runs in self-refresh state, used to calculate self-refresh latency. Unit in 10kHz. -ulDDR_DLL_PowerUpTime:            DDR PHY DLL power up time. Unit in ns. -ulDDR_PLL_PowerUpTime:            DDR PHY PLL power up time. Unit in ns. - -usPCIEClkSSPercentage:            PCIE Clock Spread Spectrum Percentage in unit 0.01%; 100 mean 1%. -usPCIEClkSSType:                  PCIE Clock Spread Spectrum Type. 0 for Down spread(default); 1 for Center spread. -usLvdsSSPercentage:               LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting. -usLvdsSSpreadRateIn10Hz:          LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting. -usHDMISSPercentage:               HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%,  =0, use VBIOS default setting. -usHDMISSpreadRateIn10Hz:          HDMI Spread Spectrum frequency in unit of 10Hz,  =0, use VBIOS default setting. -usDVISSPercentage:                DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%,  =0, use VBIOS default setting. -usDVISSpreadRateIn10Hz:           DVI Spread Spectrum frequency in unit of 10Hz,  =0, use VBIOS default setting. - -usGPUReservedSysMemSize:          Reserved system memory size for ACP engine in APU GNB, units in MB. 0/2/4MB based on CMOS options, current default could be 0MB. KV only, not on KB. -ulGPUReservedSysMemBaseAddrLo:    Low 32 bits base address to the reserved system memory. -ulGPUReservedSysMemBaseAddrHi:    High 32 bits base address to the reserved system memory. - -usMaxLVDSPclkFreqInSingleLink:    Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz -ucLVDSMisc:                       [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode -                                  [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped -                                  [bit2] LVDS 888bit per color mode  =0: 666 bit per color =1:888 bit per color -                                  [bit3] LVDS parameter override enable  =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used -                                  [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low ) -                                  [bit5] Travid LVDS output voltage override enable, when =1, use ucTravisLVDSVolAdjust value to overwrite Traivs register LVDS_CTRL_4 -ucTravisLVDSVolAdjust             When ucLVDSMisc[5]=1,it means platform SBIOS want to overwrite TravisLVDSVoltage. Then VBIOS will use ucTravisLVDSVolAdjust -                                  value to program Travis register LVDS_CTRL_4 -ucLVDSPwrOnSeqDIGONtoDE_in4Ms: -                                  LVDS power up sequence time in unit of 4ms, time delay from DIGON signal active to data enable signal active( DE ). -                                  =0 mean use VBIOS default which is 8 ( 32ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON. -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. -ucLVDSPwrOnDEtoVARY_BL_in4Ms: -                                  LVDS power up sequence time in unit of 4ms., time delay from DE( data enable ) active to Vary Brightness enable signal active( VARY_BL ). -                                  =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON. -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. -ucLVDSPwrOffVARY_BLtoDE_in4Ms: -                                  LVDS power down sequence time in unit of 4ms, time delay from data enable ( DE ) signal off to LCDVCC (DIGON) off. -                                  =0 mean use VBIOS default delay which is 8 ( 32ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. -ucLVDSPwrOffDEtoDIGON_in4Ms: -                                   LVDS power down sequence time in unit of 4ms, time delay from vary brightness enable signal( VARY_BL) off to data enable ( DE ) signal off. -                                  =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. -ucLVDSOffToOnDelay_in4Ms: -                                  LVDS power down sequence time in unit of 4ms. Time delay from DIGON signal off to DIGON signal active. -                                  =0 means to use VBIOS default delay which is 125 ( 500ms ). -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. -ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms: -                                  LVDS power up sequence time in unit of 4ms. Time delay from VARY_BL signal on to DLON signal active. -                                  =0 means to use VBIOS default delay which is 0 ( 0ms ). -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. - -ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms: -                                  LVDS power down sequence time in unit of 4ms. Time delay from BLON signal off to VARY_BL signal off. -                                  =0 means to use VBIOS default delay which is 0 ( 0ms ). -                                  This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable. -ucMinAllowedBL_Level:             Lowest LCD backlight PWM level. This is customer platform specific parameters. By default it is 0. - -ulLCDBitDepthControlVal:          GPU display control encoder bit dither control setting, used to program register mmFMT_BIT_DEPTH_CONTROL - -ulNbpStateMemclkFreq[4]:          system memory clock frequncey in unit of 10Khz in different NB P-State(P0, P1, P2 & P3). -ulNbpStateNClkFreq[4]:            NB P-State NClk frequency in different NB P-State -usNBPStateVoltage[4]:             NB P-State (P0/P1 & P2/P3) voltage; NBP3 refers to lowes voltage -usBootUpNBVoltage:                NB P-State voltage during boot up before driver loaded -sExtDispConnInfo:                 Display connector information table provided to VBIOS - -**********************************************************************************************************************/ - -// this Table is used for Kaveri/Kabini APU -typedef struct _ATOM_FUSION_SYSTEM_INFO_V2 -{ -  ATOM_INTEGRATED_SYSTEM_INFO_V1_8    sIntegratedSysInfo;       // refer to ATOM_INTEGRATED_SYSTEM_INFO_V1_8 definition -  ULONG                               ulPowerplayTable[128];    // Update comments here to link new powerplay table definition structure -}ATOM_FUSION_SYSTEM_INFO_V2; - - -typedef struct _ATOM_I2C_REG_INFO -{ -  UCHAR ucI2cRegIndex; -  UCHAR ucI2cRegVal; -}ATOM_I2C_REG_INFO; - -// this IntegrateSystemInfoTable is used for Carrizo -typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  ULONG  ulBootUpEngineClock; -  ULONG  ulDentistVCOFreq; -  ULONG  ulBootUpUMAClock; -  ATOM_CLK_VOLT_CAPABILITY   sDISPCLK_Voltage[4];       // no longer used, keep it as is to avoid driver compiling error -  ULONG  ulBootUpReqDisplayVector; -  ULONG  ulVBIOSMisc; -  ULONG  ulGPUCapInfo; -  ULONG  ulDISP_CLK2Freq; -  USHORT usRequestedPWMFreqInHz; -  UCHAR  ucHtcTmpLmt; -  UCHAR  ucHtcHystLmt; -  ULONG  ulReserved2; -  ULONG  ulSystemConfig; -  ULONG  ulCPUCapInfo; -  ULONG  ulReserved3; -  USHORT usGPUReservedSysMemSize; -  USHORT usExtDispConnInfoOffset; -  USHORT usPanelRefreshRateRange; -  UCHAR  ucMemoryType; -  UCHAR  ucUMAChannelNumber; -  UCHAR  strVBIOSMsg[40]; -  ATOM_TDP_CONFIG  asTdpConfig; -  UCHAR  ucExtHDMIReDrvSlvAddr; -  UCHAR  ucExtHDMIReDrvRegNum; -  ATOM_I2C_REG_INFO asExtHDMIRegSetting[9]; -  ULONG  ulReserved[2]; -  ATOM_CLK_VOLT_CAPABILITY_V2   sDispClkVoltageMapping[8]; -  ATOM_AVAILABLE_SCLK_LIST   sAvail_SCLK[5];            // no longer used, keep it as is to avoid driver compiling error -  ULONG  ulGMCRestoreResetTime; -  ULONG  ulReserved4; -  ULONG  ulIdleNClk; -  ULONG  ulDDR_DLL_PowerUpTime; -  ULONG  ulDDR_PLL_PowerUpTime; -  USHORT usPCIEClkSSPercentage; -  USHORT usPCIEClkSSType; -  USHORT usLvdsSSPercentage; -  USHORT usLvdsSSpreadRateIn10Hz; -  USHORT usHDMISSPercentage; -  USHORT usHDMISSpreadRateIn10Hz; -  USHORT usDVISSPercentage; -  USHORT usDVISSpreadRateIn10Hz; -  ULONG  ulGPUReservedSysMemBaseAddrLo; -  ULONG  ulGPUReservedSysMemBaseAddrHi; -  ULONG  ulReserved5[3]; -  USHORT usMaxLVDSPclkFreqInSingleLink; -  UCHAR  ucLvdsMisc; -  UCHAR  ucTravisLVDSVolAdjust; -  UCHAR  ucLVDSPwrOnSeqDIGONtoDE_in4Ms; -  UCHAR  ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms; -  UCHAR  ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms; -  UCHAR  ucLVDSPwrOffSeqDEtoDIGON_in4Ms; -  UCHAR  ucLVDSOffToOnDelay_in4Ms; -  UCHAR  ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms; -  UCHAR  ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms; -  UCHAR  ucMinAllowedBL_Level; -  ULONG  ulLCDBitDepthControlVal; -  ULONG  ulNbpStateMemclkFreq[4];          // only 2 level is changed. -  ULONG  ulPSPVersion; -  ULONG  ulNbpStateNClkFreq[4]; -  USHORT usNBPStateVoltage[4]; -  USHORT usBootUpNBVoltage; -  UCHAR  ucEDPv1_4VSMode; -  UCHAR  ucReserved2; -  ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo; -}ATOM_INTEGRATED_SYSTEM_INFO_V1_9; - - -// definition for ucEDPv1_4VSMode -#define EDP_VS_LEGACY_MODE                  0 -#define EDP_VS_LOW_VDIFF_MODE               1 -#define EDP_VS_HIGH_VDIFF_MODE              2 -#define EDP_VS_STRETCH_MODE                 3 -#define EDP_VS_SINGLE_VDIFF_MODE            4 -#define EDP_VS_VARIABLE_PREM_MODE           5 - - -// this IntegrateSystemInfoTable is used for Carrizo -typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_10 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  ULONG  ulBootUpEngineClock; -  ULONG  ulDentistVCOFreq; -  ULONG  ulBootUpUMAClock; -  ULONG  ulReserved0[8]; -  ULONG  ulBootUpReqDisplayVector; -  ULONG  ulVBIOSMisc; -  ULONG  ulGPUCapInfo; -  ULONG  ulReserved1; -  USHORT usRequestedPWMFreqInHz; -  UCHAR  ucHtcTmpLmt; -  UCHAR  ucHtcHystLmt; -  ULONG  ulReserved2; -  ULONG  ulSystemConfig; -  ULONG  ulCPUCapInfo; -  ULONG  ulReserved3; -  USHORT usGPUReservedSysMemSize; -  USHORT usExtDispConnInfoOffset; -  USHORT usPanelRefreshRateRange; -  UCHAR  ucMemoryType; -  UCHAR  ucUMAChannelNumber; -  UCHAR  strVBIOSMsg[40]; -  ATOM_TDP_CONFIG  asTdpConfig; -  ULONG  ulReserved[7]; -  ATOM_CLK_VOLT_CAPABILITY_V2   sDispClkVoltageMapping[8]; -  ULONG  ulReserved6[10]; -  ULONG  ulGMCRestoreResetTime; -  ULONG  ulReserved4; -  ULONG  ulIdleNClk; -  ULONG  ulDDR_DLL_PowerUpTime; -  ULONG  ulDDR_PLL_PowerUpTime; -  USHORT usPCIEClkSSPercentage; -  USHORT usPCIEClkSSType; -  USHORT usLvdsSSPercentage; -  USHORT usLvdsSSpreadRateIn10Hz; -  USHORT usHDMISSPercentage; -  USHORT usHDMISSpreadRateIn10Hz; -  USHORT usDVISSPercentage; -  USHORT usDVISSpreadRateIn10Hz; -  ULONG  ulGPUReservedSysMemBaseAddrLo; -  ULONG  ulGPUReservedSysMemBaseAddrHi; -  ULONG  ulReserved5[3]; -  USHORT usMaxLVDSPclkFreqInSingleLink; -  UCHAR  ucLvdsMisc; -  UCHAR  ucTravisLVDSVolAdjust; -  UCHAR  ucLVDSPwrOnSeqDIGONtoDE_in4Ms; -  UCHAR  ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms; -  UCHAR  ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms; -  UCHAR  ucLVDSPwrOffSeqDEtoDIGON_in4Ms; -  UCHAR  ucLVDSOffToOnDelay_in4Ms; -  UCHAR  ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms; -  UCHAR  ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms; -  UCHAR  ucMinAllowedBL_Level; -  ULONG  ulLCDBitDepthControlVal; -  ULONG  ulNbpStateMemclkFreq[2]; -  ULONG  ulReserved7[2]; -  ULONG  ulPSPVersion; -  ULONG  ulNbpStateNClkFreq[4]; -  USHORT usNBPStateVoltage[4]; -  USHORT usBootUpNBVoltage; -  UCHAR  ucEDPv1_4VSMode; -  UCHAR  ucReserved2; -  ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo; -}ATOM_INTEGRATED_SYSTEM_INFO_V1_10; - -/**************************************************************************/ -// This portion is only used when ext thermal chip or engine/memory clock SS chip is populated on a design -//Memory SS Info Table -//Define Memory Clock SS chip ID -#define ICS91719  1 -#define ICS91720  2 - -//Define one structure to inform SW a "block of data" writing to external SS chip via I2C protocol -typedef struct _ATOM_I2C_DATA_RECORD -{ -  UCHAR         ucNunberOfBytes;                                              //Indicates how many bytes SW needs to write to the external ASIC for one block, besides to "Start" and "Stop" -  UCHAR         ucI2CData[1];                                                 //I2C data in bytes, should be less than 16 bytes usually -}ATOM_I2C_DATA_RECORD; - - -//Define one structure to inform SW how many blocks of data writing to external SS chip via I2C protocol, in addition to other information -typedef struct _ATOM_I2C_DEVICE_SETUP_INFO -{ -  ATOM_I2C_ID_CONFIG_ACCESS       sucI2cId;               //I2C line and HW/SW assisted cap. -  UCHAR                              ucSSChipID;             //SS chip being used -  UCHAR                              ucSSChipSlaveAddr;      //Slave Address to set up this SS chip -  UCHAR                           ucNumOfI2CDataRecords;  //number of data block -  ATOM_I2C_DATA_RECORD            asI2CData[1]; -}ATOM_I2C_DEVICE_SETUP_INFO; - -//========================================================================================== -typedef struct  _ATOM_ASIC_MVDD_INFO -{ -  ATOM_COMMON_TABLE_HEADER         sHeader; -  ATOM_I2C_DEVICE_SETUP_INFO      asI2CSetup[1]; -}ATOM_ASIC_MVDD_INFO; - -//========================================================================================== -#define ATOM_MCLK_SS_INFO         ATOM_ASIC_MVDD_INFO - -//========================================================================================== -/**************************************************************************/ - -typedef struct _ATOM_ASIC_SS_ASSIGNMENT -{ -   ULONG                        ulTargetClockRange;                  //Clock Out frequence (VCO ), in unit of 10Khz -  USHORT              usSpreadSpectrumPercentage;      //in unit of 0.01% -   USHORT                     usSpreadRateInKhz;                  //in unit of kHz, modulation freq -  UCHAR               ucClockIndication;                 //Indicate which clock source needs SS -   UCHAR                        ucSpreadSpectrumMode;               //Bit1=0 Down Spread,=1 Center Spread. -   UCHAR                        ucReserved[2]; -}ATOM_ASIC_SS_ASSIGNMENT; - -//Define ucClockIndication, SW uses the IDs below to search if the SS is requried/enabled on a clock branch/signal type. -//SS is not required or enabled if a match is not found. -#define ASIC_INTERNAL_MEMORY_SS            1 -#define ASIC_INTERNAL_ENGINE_SS            2 -#define ASIC_INTERNAL_UVD_SS             3 -#define ASIC_INTERNAL_SS_ON_TMDS         4 -#define ASIC_INTERNAL_SS_ON_HDMI         5 -#define ASIC_INTERNAL_SS_ON_LVDS         6 -#define ASIC_INTERNAL_SS_ON_DP           7 -#define ASIC_INTERNAL_SS_ON_DCPLL        8 -#define ASIC_EXTERNAL_SS_ON_DP_CLOCK     9 -#define ASIC_INTERNAL_VCE_SS             10 -#define ASIC_INTERNAL_GPUPLL_SS          11 - - -typedef struct _ATOM_ASIC_SS_ASSIGNMENT_V2 -{ -   ULONG                        ulTargetClockRange;                  //For mem/engine/uvd, Clock Out frequence (VCO ), in unit of 10Khz -                                                    //For TMDS/HDMI/LVDS, it is pixel clock , for DP, it is link clock ( 27000 or 16200 ) -  USHORT              usSpreadSpectrumPercentage;      //in unit of 0.01% -   USHORT                     usSpreadRateIn10Hz;                  //in unit of 10Hz, modulation freq -  UCHAR               ucClockIndication;                 //Indicate which clock source needs SS -   UCHAR                        ucSpreadSpectrumMode;               //Bit0=0 Down Spread,=1 Center Spread, bit1=0: internal SS bit1=1: external SS -   UCHAR                        ucReserved[2]; -}ATOM_ASIC_SS_ASSIGNMENT_V2; - -//ucSpreadSpectrumMode -//#define ATOM_SS_DOWN_SPREAD_MODE_MASK          0x00000000 -//#define ATOM_SS_DOWN_SPREAD_MODE               0x00000000 -//#define ATOM_SS_CENTRE_SPREAD_MODE_MASK        0x00000001 -//#define ATOM_SS_CENTRE_SPREAD_MODE             0x00000001 -//#define ATOM_INTERNAL_SS_MASK                  0x00000000 -//#define ATOM_EXTERNAL_SS_MASK                  0x00000002 - -typedef struct _ATOM_ASIC_INTERNAL_SS_INFO -{ -  ATOM_COMMON_TABLE_HEADER         sHeader; -  ATOM_ASIC_SS_ASSIGNMENT            asSpreadSpectrum[4]; -}ATOM_ASIC_INTERNAL_SS_INFO; - -typedef struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 -{ -  ATOM_COMMON_TABLE_HEADER         sHeader; -  ATOM_ASIC_SS_ASSIGNMENT_V2        asSpreadSpectrum[1];      //this is point only. -}ATOM_ASIC_INTERNAL_SS_INFO_V2; - -typedef struct _ATOM_ASIC_SS_ASSIGNMENT_V3 -{ -   ULONG                        ulTargetClockRange;                  //For mem/engine/uvd, Clock Out frequence (VCO ), in unit of 10Khz -                                                    //For TMDS/HDMI/LVDS, it is pixel clock , for DP, it is link clock ( 27000 or 16200 ) -  USHORT              usSpreadSpectrumPercentage;      //in unit of 0.01% or 0.001%, decided by ucSpreadSpectrumMode bit4 -   USHORT                     usSpreadRateIn10Hz;                  //in unit of 10Hz, modulation freq -  UCHAR               ucClockIndication;                 //Indicate which clock source needs SS -   UCHAR                        ucSpreadSpectrumMode;               //Bit0=0 Down Spread,=1 Center Spread, bit1=0: internal SS bit1=1: external SS -   UCHAR                        ucReserved[2]; -}ATOM_ASIC_SS_ASSIGNMENT_V3; - -//ATOM_ASIC_SS_ASSIGNMENT_V3.ucSpreadSpectrumMode -#define SS_MODE_V3_CENTRE_SPREAD_MASK             0x01 -#define SS_MODE_V3_EXTERNAL_SS_MASK               0x02 -#define SS_MODE_V3_PERCENTAGE_DIV_BY_1000_MASK    0x10 - -typedef struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 -{ -  ATOM_COMMON_TABLE_HEADER         sHeader; -  ATOM_ASIC_SS_ASSIGNMENT_V3        asSpreadSpectrum[1];      //this is pointer only. -}ATOM_ASIC_INTERNAL_SS_INFO_V3; - - -//==============================Scratch Pad Definition Portion=============================== -#define ATOM_DEVICE_CONNECT_INFO_DEF  0 -#define ATOM_ROM_LOCATION_DEF         1 -#define ATOM_TV_STANDARD_DEF          2 -#define ATOM_ACTIVE_INFO_DEF          3 -#define ATOM_LCD_INFO_DEF             4 -#define ATOM_DOS_REQ_INFO_DEF         5 -#define ATOM_ACC_CHANGE_INFO_DEF      6 -#define ATOM_DOS_MODE_INFO_DEF        7 -#define ATOM_I2C_CHANNEL_STATUS_DEF   8 -#define ATOM_I2C_CHANNEL_STATUS1_DEF  9 -#define ATOM_INTERNAL_TIMER_DEF       10 - -// BIOS_0_SCRATCH Definition -#define ATOM_S0_CRT1_MONO               0x00000001L -#define ATOM_S0_CRT1_COLOR              0x00000002L -#define ATOM_S0_CRT1_MASK               (ATOM_S0_CRT1_MONO+ATOM_S0_CRT1_COLOR) - -#define ATOM_S0_TV1_COMPOSITE_A         0x00000004L -#define ATOM_S0_TV1_SVIDEO_A            0x00000008L -#define ATOM_S0_TV1_MASK_A              (ATOM_S0_TV1_COMPOSITE_A+ATOM_S0_TV1_SVIDEO_A) - -#define ATOM_S0_CV_A                    0x00000010L -#define ATOM_S0_CV_DIN_A                0x00000020L -#define ATOM_S0_CV_MASK_A               (ATOM_S0_CV_A+ATOM_S0_CV_DIN_A) - - -#define ATOM_S0_CRT2_MONO               0x00000100L -#define ATOM_S0_CRT2_COLOR              0x00000200L -#define ATOM_S0_CRT2_MASK               (ATOM_S0_CRT2_MONO+ATOM_S0_CRT2_COLOR) - -#define ATOM_S0_TV1_COMPOSITE           0x00000400L -#define ATOM_S0_TV1_SVIDEO              0x00000800L -#define ATOM_S0_TV1_SCART               0x00004000L -#define ATOM_S0_TV1_MASK                (ATOM_S0_TV1_COMPOSITE+ATOM_S0_TV1_SVIDEO+ATOM_S0_TV1_SCART) - -#define ATOM_S0_CV                      0x00001000L -#define ATOM_S0_CV_DIN                  0x00002000L -#define ATOM_S0_CV_MASK                 (ATOM_S0_CV+ATOM_S0_CV_DIN) - -#define ATOM_S0_DFP1                    0x00010000L -#define ATOM_S0_DFP2                    0x00020000L -#define ATOM_S0_LCD1                    0x00040000L -#define ATOM_S0_LCD2                    0x00080000L -#define ATOM_S0_DFP6                    0x00100000L -#define ATOM_S0_DFP3                    0x00200000L -#define ATOM_S0_DFP4                    0x00400000L -#define ATOM_S0_DFP5                    0x00800000L - - -#define ATOM_S0_DFP_MASK                ATOM_S0_DFP1 | ATOM_S0_DFP2 | ATOM_S0_DFP3 | ATOM_S0_DFP4 | ATOM_S0_DFP5 | ATOM_S0_DFP6 - -#define ATOM_S0_FAD_REGISTER_BUG        0x02000000L // If set, indicates we are running a PCIE asic with -                                                    // the FAD/HDP reg access bug.  Bit is read by DAL, this is obsolete from RV5xx - -#define ATOM_S0_THERMAL_STATE_MASK      0x1C000000L -#define ATOM_S0_THERMAL_STATE_SHIFT     26 - -#define ATOM_S0_SYSTEM_POWER_STATE_MASK 0xE0000000L -#define ATOM_S0_SYSTEM_POWER_STATE_SHIFT 29 - -#define ATOM_S0_SYSTEM_POWER_STATE_VALUE_AC     1 -#define ATOM_S0_SYSTEM_POWER_STATE_VALUE_DC     2 -#define ATOM_S0_SYSTEM_POWER_STATE_VALUE_LITEAC 3 -#define ATOM_S0_SYSTEM_POWER_STATE_VALUE_LIT2AC 4 - -//Byte aligned defintion for BIOS usage -#define ATOM_S0_CRT1_MONOb0             0x01 -#define ATOM_S0_CRT1_COLORb0            0x02 -#define ATOM_S0_CRT1_MASKb0             (ATOM_S0_CRT1_MONOb0+ATOM_S0_CRT1_COLORb0) - -#define ATOM_S0_TV1_COMPOSITEb0         0x04 -#define ATOM_S0_TV1_SVIDEOb0            0x08 -#define ATOM_S0_TV1_MASKb0              (ATOM_S0_TV1_COMPOSITEb0+ATOM_S0_TV1_SVIDEOb0) - -#define ATOM_S0_CVb0                    0x10 -#define ATOM_S0_CV_DINb0                0x20 -#define ATOM_S0_CV_MASKb0               (ATOM_S0_CVb0+ATOM_S0_CV_DINb0) - -#define ATOM_S0_CRT2_MONOb1             0x01 -#define ATOM_S0_CRT2_COLORb1            0x02 -#define ATOM_S0_CRT2_MASKb1             (ATOM_S0_CRT2_MONOb1+ATOM_S0_CRT2_COLORb1) - -#define ATOM_S0_TV1_COMPOSITEb1         0x04 -#define ATOM_S0_TV1_SVIDEOb1            0x08 -#define ATOM_S0_TV1_SCARTb1             0x40 -#define ATOM_S0_TV1_MASKb1              (ATOM_S0_TV1_COMPOSITEb1+ATOM_S0_TV1_SVIDEOb1+ATOM_S0_TV1_SCARTb1) - -#define ATOM_S0_CVb1                    0x10 -#define ATOM_S0_CV_DINb1                0x20 -#define ATOM_S0_CV_MASKb1               (ATOM_S0_CVb1+ATOM_S0_CV_DINb1) - -#define ATOM_S0_DFP1b2                  0x01 -#define ATOM_S0_DFP2b2                  0x02 -#define ATOM_S0_LCD1b2                  0x04 -#define ATOM_S0_LCD2b2                  0x08 -#define ATOM_S0_DFP6b2                  0x10 -#define ATOM_S0_DFP3b2                  0x20 -#define ATOM_S0_DFP4b2                  0x40 -#define ATOM_S0_DFP5b2                  0x80 - - -#define ATOM_S0_THERMAL_STATE_MASKb3    0x1C -#define ATOM_S0_THERMAL_STATE_SHIFTb3   2 - -#define ATOM_S0_SYSTEM_POWER_STATE_MASKb3 0xE0 -#define ATOM_S0_LCD1_SHIFT              18 - -// BIOS_1_SCRATCH Definition -#define ATOM_S1_ROM_LOCATION_MASK       0x0000FFFFL -#define ATOM_S1_PCI_BUS_DEV_MASK        0xFFFF0000L - -//   BIOS_2_SCRATCH Definition -#define ATOM_S2_TV1_STANDARD_MASK       0x0000000FL -#define ATOM_S2_CURRENT_BL_LEVEL_MASK   0x0000FF00L -#define ATOM_S2_CURRENT_BL_LEVEL_SHIFT  8 - -#define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASK       0x0C000000L -#define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASK_SHIFT 26 -#define ATOM_S2_FORCEDLOWPWRMODE_STATE_CHANGE     0x10000000L - -#define ATOM_S2_DEVICE_DPMS_STATE       0x00010000L -#define ATOM_S2_VRI_BRIGHT_ENABLE       0x20000000L - -#define ATOM_S2_DISPLAY_ROTATION_0_DEGREE     0x0 -#define ATOM_S2_DISPLAY_ROTATION_90_DEGREE    0x1 -#define ATOM_S2_DISPLAY_ROTATION_180_DEGREE   0x2 -#define ATOM_S2_DISPLAY_ROTATION_270_DEGREE   0x3 -#define ATOM_S2_DISPLAY_ROTATION_DEGREE_SHIFT 30 -#define ATOM_S2_DISPLAY_ROTATION_ANGLE_MASK   0xC0000000L - - -//Byte aligned defintion for BIOS usage -#define ATOM_S2_TV1_STANDARD_MASKb0     0x0F -#define ATOM_S2_CURRENT_BL_LEVEL_MASKb1 0xFF -#define ATOM_S2_DEVICE_DPMS_STATEb2     0x01 - -#define ATOM_S2_TMDS_COHERENT_MODEb3    0x10          // used by VBIOS code only, use coherent mode for TMDS/HDMI mode -#define ATOM_S2_VRI_BRIGHT_ENABLEb3     0x20 -#define ATOM_S2_ROTATION_STATE_MASKb3   0xC0 - - -// BIOS_3_SCRATCH Definition -#define ATOM_S3_CRT1_ACTIVE             0x00000001L -#define ATOM_S3_LCD1_ACTIVE             0x00000002L -#define ATOM_S3_TV1_ACTIVE              0x00000004L -#define ATOM_S3_DFP1_ACTIVE             0x00000008L -#define ATOM_S3_CRT2_ACTIVE             0x00000010L -#define ATOM_S3_LCD2_ACTIVE             0x00000020L -#define ATOM_S3_DFP6_ACTIVE                     0x00000040L -#define ATOM_S3_DFP2_ACTIVE             0x00000080L -#define ATOM_S3_CV_ACTIVE               0x00000100L -#define ATOM_S3_DFP3_ACTIVE                     0x00000200L -#define ATOM_S3_DFP4_ACTIVE                     0x00000400L -#define ATOM_S3_DFP5_ACTIVE                     0x00000800L - - -#define ATOM_S3_DEVICE_ACTIVE_MASK      0x00000FFFL - -#define ATOM_S3_LCD_FULLEXPANSION_ACTIVE         0x00001000L -#define ATOM_S3_LCD_EXPANSION_ASPEC_RATIO_ACTIVE 0x00002000L - -#define ATOM_S3_CRT1_CRTC_ACTIVE        0x00010000L -#define ATOM_S3_LCD1_CRTC_ACTIVE        0x00020000L -#define ATOM_S3_TV1_CRTC_ACTIVE         0x00040000L -#define ATOM_S3_DFP1_CRTC_ACTIVE        0x00080000L -#define ATOM_S3_CRT2_CRTC_ACTIVE        0x00100000L -#define ATOM_S3_LCD2_CRTC_ACTIVE        0x00200000L -#define ATOM_S3_DFP6_CRTC_ACTIVE        0x00400000L -#define ATOM_S3_DFP2_CRTC_ACTIVE        0x00800000L -#define ATOM_S3_CV_CRTC_ACTIVE          0x01000000L -#define ATOM_S3_DFP3_CRTC_ACTIVE            0x02000000L -#define ATOM_S3_DFP4_CRTC_ACTIVE            0x04000000L -#define ATOM_S3_DFP5_CRTC_ACTIVE            0x08000000L - - -#define ATOM_S3_DEVICE_CRTC_ACTIVE_MASK 0x0FFF0000L -#define ATOM_S3_ASIC_GUI_ENGINE_HUNG    0x20000000L -//Below two definitions are not supported in pplib, but in the old powerplay in DAL -#define ATOM_S3_ALLOW_FAST_PWR_SWITCH   0x40000000L -#define ATOM_S3_RQST_GPU_USE_MIN_PWR    0x80000000L - - - -//Byte aligned defintion for BIOS usage -#define ATOM_S3_CRT1_ACTIVEb0           0x01 -#define ATOM_S3_LCD1_ACTIVEb0           0x02 -#define ATOM_S3_TV1_ACTIVEb0            0x04 -#define ATOM_S3_DFP1_ACTIVEb0           0x08 -#define ATOM_S3_CRT2_ACTIVEb0           0x10 -#define ATOM_S3_LCD2_ACTIVEb0           0x20 -#define ATOM_S3_DFP6_ACTIVEb0           0x40 -#define ATOM_S3_DFP2_ACTIVEb0           0x80 -#define ATOM_S3_CV_ACTIVEb1             0x01 -#define ATOM_S3_DFP3_ACTIVEb1                  0x02 -#define ATOM_S3_DFP4_ACTIVEb1                  0x04 -#define ATOM_S3_DFP5_ACTIVEb1                  0x08 - - -#define ATOM_S3_ACTIVE_CRTC1w0          0xFFF - -#define ATOM_S3_CRT1_CRTC_ACTIVEb2      0x01 -#define ATOM_S3_LCD1_CRTC_ACTIVEb2      0x02 -#define ATOM_S3_TV1_CRTC_ACTIVEb2       0x04 -#define ATOM_S3_DFP1_CRTC_ACTIVEb2      0x08 -#define ATOM_S3_CRT2_CRTC_ACTIVEb2      0x10 -#define ATOM_S3_LCD2_CRTC_ACTIVEb2      0x20 -#define ATOM_S3_DFP6_CRTC_ACTIVEb2      0x40 -#define ATOM_S3_DFP2_CRTC_ACTIVEb2      0x80 -#define ATOM_S3_CV_CRTC_ACTIVEb3        0x01 -#define ATOM_S3_DFP3_CRTC_ACTIVEb3         0x02 -#define ATOM_S3_DFP4_CRTC_ACTIVEb3         0x04 -#define ATOM_S3_DFP5_CRTC_ACTIVEb3         0x08 - - -#define ATOM_S3_ACTIVE_CRTC2w1          0xFFF - - -// BIOS_4_SCRATCH Definition -#define ATOM_S4_LCD1_PANEL_ID_MASK      0x000000FFL -#define ATOM_S4_LCD1_REFRESH_MASK       0x0000FF00L -#define ATOM_S4_LCD1_REFRESH_SHIFT      8 - -//Byte aligned defintion for BIOS usage -#define ATOM_S4_LCD1_PANEL_ID_MASKb0    0x0FF -#define ATOM_S4_LCD1_REFRESH_MASKb1     ATOM_S4_LCD1_PANEL_ID_MASKb0 -#define ATOM_S4_VRAM_INFO_MASKb2        ATOM_S4_LCD1_PANEL_ID_MASKb0 - -// BIOS_5_SCRATCH Definition, BIOS_5_SCRATCH is used by Firmware only !!!! -#define ATOM_S5_DOS_REQ_CRT1b0          0x01 -#define ATOM_S5_DOS_REQ_LCD1b0          0x02 -#define ATOM_S5_DOS_REQ_TV1b0           0x04 -#define ATOM_S5_DOS_REQ_DFP1b0          0x08 -#define ATOM_S5_DOS_REQ_CRT2b0          0x10 -#define ATOM_S5_DOS_REQ_LCD2b0          0x20 -#define ATOM_S5_DOS_REQ_DFP6b0          0x40 -#define ATOM_S5_DOS_REQ_DFP2b0          0x80 -#define ATOM_S5_DOS_REQ_CVb1            0x01 -#define ATOM_S5_DOS_REQ_DFP3b1          0x02 -#define ATOM_S5_DOS_REQ_DFP4b1          0x04 -#define ATOM_S5_DOS_REQ_DFP5b1          0x08 - - -#define ATOM_S5_DOS_REQ_DEVICEw0        0x0FFF - -#define ATOM_S5_DOS_REQ_CRT1            0x0001 -#define ATOM_S5_DOS_REQ_LCD1            0x0002 -#define ATOM_S5_DOS_REQ_TV1             0x0004 -#define ATOM_S5_DOS_REQ_DFP1            0x0008 -#define ATOM_S5_DOS_REQ_CRT2            0x0010 -#define ATOM_S5_DOS_REQ_LCD2            0x0020 -#define ATOM_S5_DOS_REQ_DFP6            0x0040 -#define ATOM_S5_DOS_REQ_DFP2            0x0080 -#define ATOM_S5_DOS_REQ_CV              0x0100 -#define ATOM_S5_DOS_REQ_DFP3            0x0200 -#define ATOM_S5_DOS_REQ_DFP4            0x0400 -#define ATOM_S5_DOS_REQ_DFP5            0x0800 - -#define ATOM_S5_DOS_FORCE_CRT1b2        ATOM_S5_DOS_REQ_CRT1b0 -#define ATOM_S5_DOS_FORCE_TV1b2         ATOM_S5_DOS_REQ_TV1b0 -#define ATOM_S5_DOS_FORCE_CRT2b2        ATOM_S5_DOS_REQ_CRT2b0 -#define ATOM_S5_DOS_FORCE_CVb3          ATOM_S5_DOS_REQ_CVb1 -#define ATOM_S5_DOS_FORCE_DEVICEw1      (ATOM_S5_DOS_FORCE_CRT1b2+ATOM_S5_DOS_FORCE_TV1b2+ATOM_S5_DOS_FORCE_CRT2b2+\ -                                        (ATOM_S5_DOS_FORCE_CVb3<<8)) -// BIOS_6_SCRATCH Definition -#define ATOM_S6_DEVICE_CHANGE           0x00000001L -#define ATOM_S6_SCALER_CHANGE           0x00000002L -#define ATOM_S6_LID_CHANGE              0x00000004L -#define ATOM_S6_DOCKING_CHANGE          0x00000008L -#define ATOM_S6_ACC_MODE                0x00000010L -#define ATOM_S6_EXT_DESKTOP_MODE        0x00000020L -#define ATOM_S6_LID_STATE               0x00000040L -#define ATOM_S6_DOCK_STATE              0x00000080L -#define ATOM_S6_CRITICAL_STATE          0x00000100L -#define ATOM_S6_HW_I2C_BUSY_STATE       0x00000200L -#define ATOM_S6_THERMAL_STATE_CHANGE    0x00000400L -#define ATOM_S6_INTERRUPT_SET_BY_BIOS   0x00000800L -#define ATOM_S6_REQ_LCD_EXPANSION_FULL         0x00001000L //Normal expansion Request bit for LCD -#define ATOM_S6_REQ_LCD_EXPANSION_ASPEC_RATIO  0x00002000L //Aspect ratio expansion Request bit for LCD - -#define ATOM_S6_DISPLAY_STATE_CHANGE    0x00004000L        //This bit is recycled when ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE is set,previously it's SCL2_H_expansion -#define ATOM_S6_I2C_STATE_CHANGE        0x00008000L        //This bit is recycled,when ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE is set,previously it's SCL2_V_expansion - -#define ATOM_S6_ACC_REQ_CRT1            0x00010000L -#define ATOM_S6_ACC_REQ_LCD1            0x00020000L -#define ATOM_S6_ACC_REQ_TV1             0x00040000L -#define ATOM_S6_ACC_REQ_DFP1            0x00080000L -#define ATOM_S6_ACC_REQ_CRT2            0x00100000L -#define ATOM_S6_ACC_REQ_LCD2            0x00200000L -#define ATOM_S6_ACC_REQ_DFP6            0x00400000L -#define ATOM_S6_ACC_REQ_DFP2            0x00800000L -#define ATOM_S6_ACC_REQ_CV              0x01000000L -#define ATOM_S6_ACC_REQ_DFP3                  0x02000000L -#define ATOM_S6_ACC_REQ_DFP4                  0x04000000L -#define ATOM_S6_ACC_REQ_DFP5                  0x08000000L - -#define ATOM_S6_ACC_REQ_MASK                0x0FFF0000L -#define ATOM_S6_SYSTEM_POWER_MODE_CHANGE    0x10000000L -#define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH    0x20000000L -#define ATOM_S6_VRI_BRIGHTNESS_CHANGE       0x40000000L -#define ATOM_S6_CONFIG_DISPLAY_CHANGE_MASK  0x80000000L - -//Byte aligned defintion for BIOS usage -#define ATOM_S6_DEVICE_CHANGEb0         0x01 -#define ATOM_S6_SCALER_CHANGEb0         0x02 -#define ATOM_S6_LID_CHANGEb0            0x04 -#define ATOM_S6_DOCKING_CHANGEb0        0x08 -#define ATOM_S6_ACC_MODEb0              0x10 -#define ATOM_S6_EXT_DESKTOP_MODEb0      0x20 -#define ATOM_S6_LID_STATEb0             0x40 -#define ATOM_S6_DOCK_STATEb0            0x80 -#define ATOM_S6_CRITICAL_STATEb1        0x01 -#define ATOM_S6_HW_I2C_BUSY_STATEb1     0x02 -#define ATOM_S6_THERMAL_STATE_CHANGEb1  0x04 -#define ATOM_S6_INTERRUPT_SET_BY_BIOSb1 0x08 -#define ATOM_S6_REQ_LCD_EXPANSION_FULLb1        0x10 -#define ATOM_S6_REQ_LCD_EXPANSION_ASPEC_RATIOb1 0x20 - -#define ATOM_S6_ACC_REQ_CRT1b2          0x01 -#define ATOM_S6_ACC_REQ_LCD1b2          0x02 -#define ATOM_S6_ACC_REQ_TV1b2           0x04 -#define ATOM_S6_ACC_REQ_DFP1b2          0x08 -#define ATOM_S6_ACC_REQ_CRT2b2          0x10 -#define ATOM_S6_ACC_REQ_LCD2b2          0x20 -#define ATOM_S6_ACC_REQ_DFP6b2          0x40 -#define ATOM_S6_ACC_REQ_DFP2b2          0x80 -#define ATOM_S6_ACC_REQ_CVb3            0x01 -#define ATOM_S6_ACC_REQ_DFP3b3          0x02 -#define ATOM_S6_ACC_REQ_DFP4b3          0x04 -#define ATOM_S6_ACC_REQ_DFP5b3          0x08 - -#define ATOM_S6_ACC_REQ_DEVICEw1        ATOM_S5_DOS_REQ_DEVICEw0 -#define ATOM_S6_SYSTEM_POWER_MODE_CHANGEb3 0x10 -#define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCHb3 0x20 -#define ATOM_S6_VRI_BRIGHTNESS_CHANGEb3    0x40 -#define ATOM_S6_CONFIG_DISPLAY_CHANGEb3    0x80 - -#define ATOM_S6_DEVICE_CHANGE_SHIFT             0 -#define ATOM_S6_SCALER_CHANGE_SHIFT             1 -#define ATOM_S6_LID_CHANGE_SHIFT                2 -#define ATOM_S6_DOCKING_CHANGE_SHIFT            3 -#define ATOM_S6_ACC_MODE_SHIFT                  4 -#define ATOM_S6_EXT_DESKTOP_MODE_SHIFT          5 -#define ATOM_S6_LID_STATE_SHIFT                 6 -#define ATOM_S6_DOCK_STATE_SHIFT                7 -#define ATOM_S6_CRITICAL_STATE_SHIFT            8 -#define ATOM_S6_HW_I2C_BUSY_STATE_SHIFT         9 -#define ATOM_S6_THERMAL_STATE_CHANGE_SHIFT      10 -#define ATOM_S6_INTERRUPT_SET_BY_BIOS_SHIFT     11 -#define ATOM_S6_REQ_SCALER_SHIFT                12 -#define ATOM_S6_REQ_SCALER_ARATIO_SHIFT         13 -#define ATOM_S6_DISPLAY_STATE_CHANGE_SHIFT      14 -#define ATOM_S6_I2C_STATE_CHANGE_SHIFT          15 -#define ATOM_S6_SYSTEM_POWER_MODE_CHANGE_SHIFT  28 -#define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH_SHIFT  29 -#define ATOM_S6_VRI_BRIGHTNESS_CHANGE_SHIFT     30 -#define ATOM_S6_CONFIG_DISPLAY_CHANGE_SHIFT     31 - -// BIOS_7_SCRATCH Definition, BIOS_7_SCRATCH is used by Firmware only !!!! -#define ATOM_S7_DOS_MODE_TYPEb0             0x03 -#define ATOM_S7_DOS_MODE_VGAb0              0x00 -#define ATOM_S7_DOS_MODE_VESAb0             0x01 -#define ATOM_S7_DOS_MODE_EXTb0              0x02 -#define ATOM_S7_DOS_MODE_PIXEL_DEPTHb0      0x0C -#define ATOM_S7_DOS_MODE_PIXEL_FORMATb0     0xF0 -#define ATOM_S7_DOS_8BIT_DAC_ENb1           0x01 -#define ATOM_S7_ASIC_INIT_COMPLETEb1        0x02 -#define ATOM_S7_ASIC_INIT_COMPLETE_MASK     0x00000200 -#define ATOM_S7_DOS_MODE_NUMBERw1           0x0FFFF - -#define ATOM_S7_DOS_8BIT_DAC_EN_SHIFT       8 - -// BIOS_8_SCRATCH Definition -#define ATOM_S8_I2C_CHANNEL_BUSY_MASK       0x00000FFFF -#define ATOM_S8_I2C_HW_ENGINE_BUSY_MASK     0x0FFFF0000 - -#define ATOM_S8_I2C_CHANNEL_BUSY_SHIFT      0 -#define ATOM_S8_I2C_ENGINE_BUSY_SHIFT       16 - -// BIOS_9_SCRATCH Definition -#ifndef ATOM_S9_I2C_CHANNEL_COMPLETED_MASK -#define ATOM_S9_I2C_CHANNEL_COMPLETED_MASK  0x0000FFFF -#endif -#ifndef ATOM_S9_I2C_CHANNEL_ABORTED_MASK -#define ATOM_S9_I2C_CHANNEL_ABORTED_MASK    0xFFFF0000 -#endif -#ifndef ATOM_S9_I2C_CHANNEL_COMPLETED_SHIFT -#define ATOM_S9_I2C_CHANNEL_COMPLETED_SHIFT 0 -#endif -#ifndef ATOM_S9_I2C_CHANNEL_ABORTED_SHIFT -#define ATOM_S9_I2C_CHANNEL_ABORTED_SHIFT   16 -#endif - - -#define ATOM_FLAG_SET                         0x20 -#define ATOM_FLAG_CLEAR                       0 -#define CLEAR_ATOM_S6_ACC_MODE                ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_ACC_MODE_SHIFT | ATOM_FLAG_CLEAR) -#define SET_ATOM_S6_DEVICE_CHANGE             ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DEVICE_CHANGE_SHIFT | ATOM_FLAG_SET) -#define SET_ATOM_S6_VRI_BRIGHTNESS_CHANGE     ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_VRI_BRIGHTNESS_CHANGE_SHIFT | ATOM_FLAG_SET) -#define SET_ATOM_S6_SCALER_CHANGE             ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_SCALER_CHANGE_SHIFT | ATOM_FLAG_SET) -#define SET_ATOM_S6_LID_CHANGE                ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_CHANGE_SHIFT | ATOM_FLAG_SET) - -#define SET_ATOM_S6_LID_STATE                 ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_STATE_SHIFT | ATOM_FLAG_SET) -#define CLEAR_ATOM_S6_LID_STATE               ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_STATE_SHIFT | ATOM_FLAG_CLEAR) - -#define SET_ATOM_S6_DOCK_CHANGE                   ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCKING_CHANGE_SHIFT | ATOM_FLAG_SET) -#define SET_ATOM_S6_DOCK_STATE                ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCK_STATE_SHIFT | ATOM_FLAG_SET) -#define CLEAR_ATOM_S6_DOCK_STATE              ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCK_STATE_SHIFT | ATOM_FLAG_CLEAR) - -#define SET_ATOM_S6_THERMAL_STATE_CHANGE      ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_THERMAL_STATE_CHANGE_SHIFT | ATOM_FLAG_SET) -#define SET_ATOM_S6_SYSTEM_POWER_MODE_CHANGE  ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_SYSTEM_POWER_MODE_CHANGE_SHIFT | ATOM_FLAG_SET) -#define SET_ATOM_S6_INTERRUPT_SET_BY_BIOS     ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_INTERRUPT_SET_BY_BIOS_SHIFT | ATOM_FLAG_SET) - -#define SET_ATOM_S6_CRITICAL_STATE            ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CRITICAL_STATE_SHIFT | ATOM_FLAG_SET) -#define CLEAR_ATOM_S6_CRITICAL_STATE          ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CRITICAL_STATE_SHIFT | ATOM_FLAG_CLEAR) - -#define SET_ATOM_S6_REQ_SCALER                ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_SHIFT | ATOM_FLAG_SET) -#define CLEAR_ATOM_S6_REQ_SCALER              ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_SHIFT | ATOM_FLAG_CLEAR ) - -#define SET_ATOM_S6_REQ_SCALER_ARATIO         ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_ARATIO_SHIFT | ATOM_FLAG_SET ) -#define CLEAR_ATOM_S6_REQ_SCALER_ARATIO       ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_ARATIO_SHIFT | ATOM_FLAG_CLEAR ) - -#define SET_ATOM_S6_I2C_STATE_CHANGE          ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_I2C_STATE_CHANGE_SHIFT | ATOM_FLAG_SET ) - -#define SET_ATOM_S6_DISPLAY_STATE_CHANGE      ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DISPLAY_STATE_CHANGE_SHIFT | ATOM_FLAG_SET ) - -#define SET_ATOM_S6_DEVICE_RECONFIG           ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CONFIG_DISPLAY_CHANGE_SHIFT | ATOM_FLAG_SET) -#define CLEAR_ATOM_S0_LCD1                    ((ATOM_DEVICE_CONNECT_INFO_DEF << 8 )|  ATOM_S0_LCD1_SHIFT | ATOM_FLAG_CLEAR ) -#define SET_ATOM_S7_DOS_8BIT_DAC_EN           ((ATOM_DOS_MODE_INFO_DEF << 8 )|ATOM_S7_DOS_8BIT_DAC_EN_SHIFT | ATOM_FLAG_SET ) -#define CLEAR_ATOM_S7_DOS_8BIT_DAC_EN         ((ATOM_DOS_MODE_INFO_DEF << 8 )|ATOM_S7_DOS_8BIT_DAC_EN_SHIFT | ATOM_FLAG_CLEAR ) - -/****************************************************************************/ -//Portion II: Definitinos only used in Driver -/****************************************************************************/ - -// Macros used by driver - -#ifdef __cplusplus -#define GetIndexIntoMasterTable(MasterOrData, FieldName) ((reinterpret_cast<char*>(&(static_cast<ATOM_MASTER_LIST_OF_##MasterOrData##_TABLES*>(0))->FieldName)-static_cast<char*>(0))/sizeof(USHORT)) - -#define GET_COMMAND_TABLE_COMMANDSET_REVISION(TABLE_HEADER_OFFSET) (((static_cast<ATOM_COMMON_TABLE_HEADER*>(TABLE_HEADER_OFFSET))->ucTableFormatRevision )&0x3F) -#define GET_COMMAND_TABLE_PARAMETER_REVISION(TABLE_HEADER_OFFSET)  (((static_cast<ATOM_COMMON_TABLE_HEADER*>(TABLE_HEADER_OFFSET))->ucTableContentRevision)&0x3F) -#else // not __cplusplus -#define   GetIndexIntoMasterTable(MasterOrData, FieldName) (((char*)(&((ATOM_MASTER_LIST_OF_##MasterOrData##_TABLES*)0)->FieldName)-(char*)0)/sizeof(USHORT)) - -#define GET_COMMAND_TABLE_COMMANDSET_REVISION(TABLE_HEADER_OFFSET) ((((ATOM_COMMON_TABLE_HEADER*)TABLE_HEADER_OFFSET)->ucTableFormatRevision)&0x3F) -#define GET_COMMAND_TABLE_PARAMETER_REVISION(TABLE_HEADER_OFFSET)  ((((ATOM_COMMON_TABLE_HEADER*)TABLE_HEADER_OFFSET)->ucTableContentRevision)&0x3F) -#endif // __cplusplus - -#define GET_DATA_TABLE_MAJOR_REVISION GET_COMMAND_TABLE_COMMANDSET_REVISION -#define GET_DATA_TABLE_MINOR_REVISION GET_COMMAND_TABLE_PARAMETER_REVISION - -/****************************************************************************/ -//Portion III: Definitinos only used in VBIOS -/****************************************************************************/ -#define ATOM_DAC_SRC               0x80 -#define ATOM_SRC_DAC1               0 -#define ATOM_SRC_DAC2               0x80 - - - -typedef struct _MEMORY_PLLINIT_PARAMETERS -{ -  ULONG ulTargetMemoryClock; //In 10Khz unit -  UCHAR   ucAction;                //not define yet -  UCHAR   ucFbDiv_Hi;             //Fbdiv Hi byte -  UCHAR   ucFbDiv;                //FB value -  UCHAR   ucPostDiv;             //Post div -}MEMORY_PLLINIT_PARAMETERS; - -#define MEMORY_PLLINIT_PS_ALLOCATION  MEMORY_PLLINIT_PARAMETERS - - -#define   GPIO_PIN_WRITE                                       0x01 -#define   GPIO_PIN_READ                                          0x00 - -typedef struct  _GPIO_PIN_CONTROL_PARAMETERS -{ -  UCHAR ucGPIO_ID;           //return value, read from GPIO pins -  UCHAR ucGPIOBitShift;        //define which bit in uGPIOBitVal need to be update -   UCHAR ucGPIOBitVal;           //Set/Reset corresponding bit defined in ucGPIOBitMask -  UCHAR ucAction;                 //=GPIO_PIN_WRITE: Read; =GPIO_PIN_READ: Write -}GPIO_PIN_CONTROL_PARAMETERS; - -typedef struct _ENABLE_SCALER_PARAMETERS -{ -  UCHAR ucScaler;            // ATOM_SCALER1, ATOM_SCALER2 -  UCHAR ucEnable;            // ATOM_SCALER_DISABLE or ATOM_SCALER_CENTER or ATOM_SCALER_EXPANSION -  UCHAR ucTVStandard;        // -  UCHAR ucPadding[1]; -}ENABLE_SCALER_PARAMETERS; -#define ENABLE_SCALER_PS_ALLOCATION ENABLE_SCALER_PARAMETERS - -//ucEnable: -#define SCALER_BYPASS_AUTO_CENTER_NO_REPLICATION    0 -#define SCALER_BYPASS_AUTO_CENTER_AUTO_REPLICATION  1 -#define SCALER_ENABLE_2TAP_ALPHA_MODE               2 -#define SCALER_ENABLE_MULTITAP_MODE                 3 - -typedef struct _ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS -{ -  ULONG  usHWIconHorzVertPosn;        // Hardware Icon Vertical position -  UCHAR  ucHWIconVertOffset;          // Hardware Icon Vertical offset -  UCHAR  ucHWIconHorzOffset;          // Hardware Icon Horizontal offset -  UCHAR  ucSelection;                 // ATOM_CURSOR1 or ATOM_ICON1 or ATOM_CURSOR2 or ATOM_ICON2 -  UCHAR  ucEnable;                    // ATOM_ENABLE or ATOM_DISABLE -}ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS; - -typedef struct _ENABLE_HARDWARE_ICON_CURSOR_PS_ALLOCATION -{ -  ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS  sEnableIcon; -  ENABLE_CRTC_PARAMETERS                  sReserved; -}ENABLE_HARDWARE_ICON_CURSOR_PS_ALLOCATION; - -typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS -{ -  USHORT usHight;                     // Image Hight -  USHORT usWidth;                     // Image Width -  UCHAR  ucSurface;                   // Surface 1 or 2 -  UCHAR  ucPadding[3]; -}ENABLE_GRAPH_SURFACE_PARAMETERS; - -typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_2 -{ -  USHORT usHight;                     // Image Hight -  USHORT usWidth;                     // Image Width -  UCHAR  ucSurface;                   // Surface 1 or 2 -  UCHAR  ucEnable;                    // ATOM_ENABLE or ATOM_DISABLE -  UCHAR  ucPadding[2]; -}ENABLE_GRAPH_SURFACE_PARAMETERS_V1_2; - -typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_3 -{ -  USHORT usHight;                     // Image Hight -  USHORT usWidth;                     // Image Width -  UCHAR  ucSurface;                   // Surface 1 or 2 -  UCHAR  ucEnable;                    // ATOM_ENABLE or ATOM_DISABLE -  USHORT usDeviceId;                  // Active Device Id for this surface. If no device, set to 0. -}ENABLE_GRAPH_SURFACE_PARAMETERS_V1_3; - -typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_4 -{ -  USHORT usHight;                     // Image Hight -  USHORT usWidth;                     // Image Width -  USHORT usGraphPitch; -  UCHAR  ucColorDepth; -  UCHAR  ucPixelFormat; -  UCHAR  ucSurface;                   // Surface 1 or 2 -  UCHAR  ucEnable;                    // ATOM_ENABLE or ATOM_DISABLE -  UCHAR  ucModeType; -  UCHAR  ucReserved; -}ENABLE_GRAPH_SURFACE_PARAMETERS_V1_4; - -// ucEnable -#define ATOM_GRAPH_CONTROL_SET_PITCH             0x0f -#define ATOM_GRAPH_CONTROL_SET_DISP_START        0x10 - -typedef struct _ENABLE_GRAPH_SURFACE_PS_ALLOCATION -{ -  ENABLE_GRAPH_SURFACE_PARAMETERS sSetSurface; -  ENABLE_YUV_PS_ALLOCATION        sReserved; // Don't set this one -}ENABLE_GRAPH_SURFACE_PS_ALLOCATION; - -typedef struct _MEMORY_CLEAN_UP_PARAMETERS -{ -  USHORT  usMemoryStart;                //in 8Kb boundry, offset from memory base address -  USHORT  usMemorySize;                 //8Kb blocks aligned -}MEMORY_CLEAN_UP_PARAMETERS; - -#define MEMORY_CLEAN_UP_PS_ALLOCATION MEMORY_CLEAN_UP_PARAMETERS - -typedef struct  _GET_DISPLAY_SURFACE_SIZE_PARAMETERS -{ -  USHORT  usX_Size;                     //When use as input parameter, usX_Size indicates which CRTC -  USHORT  usY_Size; -}GET_DISPLAY_SURFACE_SIZE_PARAMETERS; - -typedef struct  _GET_DISPLAY_SURFACE_SIZE_PARAMETERS_V2 -{ -  union{ -    USHORT  usX_Size;                     //When use as input parameter, usX_Size indicates which CRTC -    USHORT  usSurface; -  }; -  USHORT usY_Size; -  USHORT usDispXStart; -  USHORT usDispYStart; -}GET_DISPLAY_SURFACE_SIZE_PARAMETERS_V2; - - -typedef struct _PALETTE_DATA_CONTROL_PARAMETERS_V3 -{ -  UCHAR  ucLutId; -  UCHAR  ucAction; -  USHORT usLutStartIndex; -  USHORT usLutLength; -  USHORT usLutOffsetInVram; -}PALETTE_DATA_CONTROL_PARAMETERS_V3; - -// ucAction: -#define PALETTE_DATA_AUTO_FILL            1 -#define PALETTE_DATA_READ                 2 -#define PALETTE_DATA_WRITE                3 - - -typedef struct _INTERRUPT_SERVICE_PARAMETERS_V2 -{ -  UCHAR  ucInterruptId; -  UCHAR  ucServiceId; -  UCHAR  ucStatus; -  UCHAR  ucReserved; -}INTERRUPT_SERVICE_PARAMETER_V2; - -// ucInterruptId -#define HDP1_INTERRUPT_ID                 1 -#define HDP2_INTERRUPT_ID                 2 -#define HDP3_INTERRUPT_ID                 3 -#define HDP4_INTERRUPT_ID                 4 -#define HDP5_INTERRUPT_ID                 5 -#define HDP6_INTERRUPT_ID                 6 -#define SW_INTERRUPT_ID                   11 - -// ucAction -#define INTERRUPT_SERVICE_GEN_SW_INT      1 -#define INTERRUPT_SERVICE_GET_STATUS      2 - - // ucStatus -#define INTERRUPT_STATUS__INT_TRIGGER     1 -#define INTERRUPT_STATUS__HPD_HIGH        2 - -typedef struct _EFUSE_INPUT_PARAMETER -{ -  USHORT usEfuseIndex; -  UCHAR  ucBitShift; -  UCHAR  ucBitLength; -}EFUSE_INPUT_PARAMETER; - -// ReadEfuseValue command table input/output parameter -typedef union _READ_EFUSE_VALUE_PARAMETER -{ -  EFUSE_INPUT_PARAMETER sEfuse; -  ULONG                 ulEfuseValue; -}READ_EFUSE_VALUE_PARAMETER; - -typedef struct _INDIRECT_IO_ACCESS -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  UCHAR                    IOAccessSequence[256]; -} INDIRECT_IO_ACCESS; - -#define INDIRECT_READ              0x00 -#define INDIRECT_WRITE             0x80 - -#define INDIRECT_IO_MM             0 -#define INDIRECT_IO_PLL            1 -#define INDIRECT_IO_MC             2 -#define INDIRECT_IO_PCIE           3 -#define INDIRECT_IO_PCIEP          4 -#define INDIRECT_IO_NBMISC         5 -#define INDIRECT_IO_SMU            5 - -#define INDIRECT_IO_PLL_READ       INDIRECT_IO_PLL   | INDIRECT_READ -#define INDIRECT_IO_PLL_WRITE      INDIRECT_IO_PLL   | INDIRECT_WRITE -#define INDIRECT_IO_MC_READ        INDIRECT_IO_MC    | INDIRECT_READ -#define INDIRECT_IO_MC_WRITE       INDIRECT_IO_MC    | INDIRECT_WRITE -#define INDIRECT_IO_PCIE_READ      INDIRECT_IO_PCIE  | INDIRECT_READ -#define INDIRECT_IO_PCIE_WRITE     INDIRECT_IO_PCIE  | INDIRECT_WRITE -#define INDIRECT_IO_PCIEP_READ     INDIRECT_IO_PCIEP | INDIRECT_READ -#define INDIRECT_IO_PCIEP_WRITE    INDIRECT_IO_PCIEP | INDIRECT_WRITE -#define INDIRECT_IO_NBMISC_READ    INDIRECT_IO_NBMISC | INDIRECT_READ -#define INDIRECT_IO_NBMISC_WRITE   INDIRECT_IO_NBMISC | INDIRECT_WRITE -#define INDIRECT_IO_SMU_READ       INDIRECT_IO_SMU | INDIRECT_READ -#define INDIRECT_IO_SMU_WRITE      INDIRECT_IO_SMU | INDIRECT_WRITE - - -typedef struct _ATOM_OEM_INFO -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  ATOM_I2C_ID_CONFIG_ACCESS sucI2cId; -}ATOM_OEM_INFO; - -typedef struct _ATOM_TV_MODE -{ -   UCHAR   ucVMode_Num;           //Video mode number -   UCHAR   ucTV_Mode_Num;         //Internal TV mode number -}ATOM_TV_MODE; - -typedef struct _ATOM_BIOS_INT_TVSTD_MODE -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -   USHORT   usTV_Mode_LUT_Offset;   // Pointer to standard to internal number conversion table -   USHORT   usTV_FIFO_Offset;        // Pointer to FIFO entry table -   USHORT   usNTSC_Tbl_Offset;      // Pointer to SDTV_Mode_NTSC table -   USHORT   usPAL_Tbl_Offset;        // Pointer to SDTV_Mode_PAL table -   USHORT   usCV_Tbl_Offset;        // Pointer to SDTV_Mode_PAL table -}ATOM_BIOS_INT_TVSTD_MODE; - - -typedef struct _ATOM_TV_MODE_SCALER_PTR -{ -   USHORT   ucFilter0_Offset;      //Pointer to filter format 0 coefficients -   USHORT   usFilter1_Offset;      //Pointer to filter format 0 coefficients -   UCHAR   ucTV_Mode_Num; -}ATOM_TV_MODE_SCALER_PTR; - -typedef struct _ATOM_STANDARD_VESA_TIMING -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  ATOM_DTD_FORMAT              aModeTimings[16];      // 16 is not the real array number, just for initial allocation -}ATOM_STANDARD_VESA_TIMING; - - -typedef struct _ATOM_STD_FORMAT -{ -  USHORT    usSTD_HDisp; -  USHORT    usSTD_VDisp; -  USHORT    usSTD_RefreshRate; -  USHORT    usReserved; -}ATOM_STD_FORMAT; - -typedef struct _ATOM_VESA_TO_EXTENDED_MODE -{ -  USHORT  usVESA_ModeNumber; -  USHORT  usExtendedModeNumber; -}ATOM_VESA_TO_EXTENDED_MODE; - -typedef struct _ATOM_VESA_TO_INTENAL_MODE_LUT -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  ATOM_VESA_TO_EXTENDED_MODE asVESA_ToExtendedModeInfo[76]; -}ATOM_VESA_TO_INTENAL_MODE_LUT; - -/*************** ATOM Memory Related Data Structure ***********************/ -typedef struct _ATOM_MEMORY_VENDOR_BLOCK{ -   UCHAR                                    ucMemoryType; -   UCHAR                                    ucMemoryVendor; -   UCHAR                                    ucAdjMCId; -   UCHAR                                    ucDynClkId; -   ULONG                                    ulDllResetClkRange; -}ATOM_MEMORY_VENDOR_BLOCK; - - -typedef struct _ATOM_MEMORY_SETTING_ID_CONFIG{ -#if ATOM_BIG_ENDIAN -	ULONG												ucMemBlkId:8; -	ULONG												ulMemClockRange:24; -#else -	ULONG												ulMemClockRange:24; -	ULONG												ucMemBlkId:8; -#endif -}ATOM_MEMORY_SETTING_ID_CONFIG; - -typedef union _ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS -{ -  ATOM_MEMORY_SETTING_ID_CONFIG slAccess; -  ULONG                         ulAccess; -}ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS; - - -typedef struct _ATOM_MEMORY_SETTING_DATA_BLOCK{ -   ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS  ulMemoryID; -   ULONG                                 aulMemData[1]; -}ATOM_MEMORY_SETTING_DATA_BLOCK; - - -typedef struct _ATOM_INIT_REG_INDEX_FORMAT{ -    USHORT usRegIndex;                                     // MC register index -    UCHAR  ucPreRegDataLength;                             // offset in ATOM_INIT_REG_DATA_BLOCK.saRegDataBuf -}ATOM_INIT_REG_INDEX_FORMAT; - - -typedef struct _ATOM_INIT_REG_BLOCK{ -   USHORT                           usRegIndexTblSize;          //size of asRegIndexBuf -   USHORT                           usRegDataBlkSize;           //size of ATOM_MEMORY_SETTING_DATA_BLOCK -   ATOM_INIT_REG_INDEX_FORMAT       asRegIndexBuf[1]; -   ATOM_MEMORY_SETTING_DATA_BLOCK   asRegDataBuf[1]; -}ATOM_INIT_REG_BLOCK; - -#define END_OF_REG_INDEX_BLOCK  0x0ffff -#define END_OF_REG_DATA_BLOCK   0x00000000 -#define ATOM_INIT_REG_MASK_FLAG 0x80               //Not used in BIOS -#define CLOCK_RANGE_HIGHEST     0x00ffffff - -#define VALUE_DWORD             SIZEOF ULONG -#define VALUE_SAME_AS_ABOVE     0 -#define VALUE_MASK_DWORD        0x84 - -#define INDEX_ACCESS_RANGE_BEGIN       (VALUE_DWORD + 1) -#define INDEX_ACCESS_RANGE_END          (INDEX_ACCESS_RANGE_BEGIN + 1) -#define VALUE_INDEX_ACCESS_SINGLE       (INDEX_ACCESS_RANGE_END + 1) -//#define ACCESS_MCIODEBUGIND            0x40       //defined in BIOS code -#define ACCESS_PLACEHOLDER             0x80 - - -typedef struct _ATOM_MC_INIT_PARAM_TABLE -{ -  ATOM_COMMON_TABLE_HEADER      sHeader; -  USHORT                        usAdjustARB_SEQDataOffset; -  USHORT                        usMCInitMemTypeTblOffset; -  USHORT                        usMCInitCommonTblOffset; -  USHORT                        usMCInitPowerDownTblOffset; -  ULONG                         ulARB_SEQDataBuf[32]; -  ATOM_INIT_REG_BLOCK           asMCInitMemType; -  ATOM_INIT_REG_BLOCK           asMCInitCommon; -}ATOM_MC_INIT_PARAM_TABLE; - - -typedef struct _ATOM_REG_INIT_SETTING -{ -  USHORT  usRegIndex; -  ULONG   ulRegValue; -}ATOM_REG_INIT_SETTING; - -typedef struct _ATOM_MC_INIT_PARAM_TABLE_V2_1 -{ -  ATOM_COMMON_TABLE_HEADER      sHeader; -  ULONG                         ulMCUcodeVersion; -  ULONG                         ulMCUcodeRomStartAddr; -  ULONG                         ulMCUcodeLength; -  USHORT                        usMcRegInitTableOffset;     // offset of ATOM_REG_INIT_SETTING array for MC core register settings. -  USHORT                        usReserved;                 // offset of ATOM_INIT_REG_BLOCK for MC SEQ/PHY regsiter setting -}ATOM_MC_INIT_PARAM_TABLE_V2_1; - - -#define _4Mx16              0x2 -#define _4Mx32              0x3 -#define _8Mx16              0x12 -#define _8Mx32              0x13 -#define _8Mx128             0x15 -#define _16Mx16             0x22 -#define _16Mx32             0x23 -#define _16Mx128            0x25 -#define _32Mx16             0x32 -#define _32Mx32             0x33 -#define _32Mx128            0x35 -#define _64Mx32             0x43 -#define _64Mx8              0x41 -#define _64Mx16             0x42 -#define _128Mx8             0x51 -#define _128Mx16            0x52 -#define _128Mx32            0x53 -#define _256Mx8             0x61 -#define _256Mx16            0x62 -#define _512Mx8             0x71 - - -#define SAMSUNG             0x1 -#define INFINEON            0x2 -#define ELPIDA              0x3 -#define ETRON               0x4 -#define NANYA               0x5 -#define HYNIX               0x6 -#define MOSEL               0x7 -#define WINBOND             0x8 -#define ESMT                0x9 -#define MICRON              0xF - -#define QIMONDA             INFINEON -#define PROMOS              MOSEL -#define KRETON              INFINEON -#define ELIXIR              NANYA -#define MEZZA               ELPIDA - - -/////////////Support for GDDR5 MC uCode to reside in upper 64K of ROM///////////// - -#define UCODE_ROM_START_ADDRESS      0x1b800 -#define   UCODE_SIGNATURE         0x4375434d // 'MCuC' - MC uCode - -//uCode block header for reference - -typedef struct _MCuCodeHeader -{ -  ULONG  ulSignature; -  UCHAR  ucRevision; -  UCHAR  ucChecksum; -  UCHAR  ucReserved1; -  UCHAR  ucReserved2; -  USHORT usParametersLength; -  USHORT usUCodeLength; -  USHORT usReserved1; -  USHORT usReserved2; -} MCuCodeHeader; - -////////////////////////////////////////////////////////////////////////////////// - -#define ATOM_MAX_NUMBER_OF_VRAM_MODULE   16 - -#define ATOM_VRAM_MODULE_MEMORY_VENDOR_ID_MASK   0xF -typedef struct _ATOM_VRAM_MODULE_V1 -{ -  ULONG                      ulReserved; -  USHORT                     usEMRSValue; -  USHORT                     usMRSValue; -  USHORT                     usReserved; -  UCHAR                      ucExtMemoryID;     // An external indicator (by hardcode, callback or pin) to tell what is the current memory module -  UCHAR                      ucMemoryType;      // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] reserved; -  UCHAR                      ucMemoryVenderID;  // Predefined,never change across designs or memory type/vender -  UCHAR                      ucMemoryDeviceCfg; // [7:4]=0x0:4M;=0x1:8M;=0x2:16M;0x3:32M....[3:0]=0x0:x4;=0x1:x8;=0x2:x16;=0x3:x32... -  UCHAR                      ucRow;             // Number of Row,in power of 2; -  UCHAR                      ucColumn;          // Number of Column,in power of 2; -  UCHAR                      ucBank;            // Nunber of Bank; -  UCHAR                      ucRank;            // Number of Rank, in power of 2 -  UCHAR                      ucChannelNum;      // Number of channel; -  UCHAR                      ucChannelConfig;   // [3:0]=Indication of what channel combination;[4:7]=Channel bit width, in number of 2 -  UCHAR                      ucDefaultMVDDQ_ID; // Default MVDDQ setting for this memory block, ID linking to MVDDQ info table to find real set-up data; -  UCHAR                      ucDefaultMVDDC_ID; // Default MVDDC setting for this memory block, ID linking to MVDDC info table to find real set-up data; -  UCHAR                      ucReserved[2]; -}ATOM_VRAM_MODULE_V1; - - -typedef struct _ATOM_VRAM_MODULE_V2 -{ -  ULONG                      ulReserved; -  ULONG                      ulFlags;              // To enable/disable functionalities based on memory type -  ULONG                      ulEngineClock;     // Override of default engine clock for particular memory type -  ULONG                      ulMemoryClock;     // Override of default memory clock for particular memory type -  USHORT                     usEMRS2Value;      // EMRS2 Value is used for GDDR2 and GDDR4 memory type -  USHORT                     usEMRS3Value;      // EMRS3 Value is used for GDDR2 and GDDR4 memory type -  USHORT                     usEMRSValue; -  USHORT                     usMRSValue; -  USHORT                     usReserved; -  UCHAR                      ucExtMemoryID;     // An external indicator (by hardcode, callback or pin) to tell what is the current memory module -  UCHAR                      ucMemoryType;      // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] - must not be used for now; -  UCHAR                      ucMemoryVenderID;  // Predefined,never change across designs or memory type/vender. If not predefined, vendor detection table gets executed -  UCHAR                      ucMemoryDeviceCfg; // [7:4]=0x0:4M;=0x1:8M;=0x2:16M;0x3:32M....[3:0]=0x0:x4;=0x1:x8;=0x2:x16;=0x3:x32... -  UCHAR                      ucRow;             // Number of Row,in power of 2; -  UCHAR                      ucColumn;          // Number of Column,in power of 2; -  UCHAR                      ucBank;            // Nunber of Bank; -  UCHAR                      ucRank;            // Number of Rank, in power of 2 -  UCHAR                      ucChannelNum;      // Number of channel; -  UCHAR                      ucChannelConfig;   // [3:0]=Indication of what channel combination;[4:7]=Channel bit width, in number of 2 -  UCHAR                      ucDefaultMVDDQ_ID; // Default MVDDQ setting for this memory block, ID linking to MVDDQ info table to find real set-up data; -  UCHAR                      ucDefaultMVDDC_ID; // Default MVDDC setting for this memory block, ID linking to MVDDC info table to find real set-up data; -  UCHAR                      ucRefreshRateFactor; -  UCHAR                      ucReserved[3]; -}ATOM_VRAM_MODULE_V2; - - -typedef   struct _ATOM_MEMORY_TIMING_FORMAT -{ -   ULONG                     ulClkRange;            // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing -  union{ -    USHORT                   usMRS;                 // mode register -    USHORT                   usDDR3_MR0; -  }; -  union{ -    USHORT                   usEMRS;                  // extended mode register -    USHORT                   usDDR3_MR1; -  }; -   UCHAR                     ucCL;                    // CAS latency -   UCHAR                     ucWL;                    // WRITE Latency -   UCHAR                     uctRAS;                  // tRAS -   UCHAR                     uctRC;                   // tRC -   UCHAR                     uctRFC;                  // tRFC -   UCHAR                     uctRCDR;                 // tRCDR -   UCHAR                     uctRCDW;                 // tRCDW -   UCHAR                     uctRP;                   // tRP -   UCHAR                     uctRRD;                  // tRRD -   UCHAR                     uctWR;                   // tWR -   UCHAR                     uctWTR;                  // tWTR -   UCHAR                     uctPDIX;                 // tPDIX -   UCHAR                     uctFAW;                  // tFAW -   UCHAR                     uctAOND;                 // tAOND -  union -  { -    struct { -       UCHAR                                  ucflag;                  // flag to control memory timing calculation. bit0= control EMRS2 Infineon -       UCHAR                                  ucReserved; -    }; -    USHORT                   usDDR3_MR2; -  }; -}ATOM_MEMORY_TIMING_FORMAT; - - -typedef   struct _ATOM_MEMORY_TIMING_FORMAT_V1 -{ -   ULONG                      ulClkRange;            // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing -   USHORT                     usMRS;                 // mode register -   USHORT                     usEMRS;                // extended mode register -   UCHAR                      ucCL;                  // CAS latency -   UCHAR                      ucWL;                  // WRITE Latency -   UCHAR                      uctRAS;                // tRAS -   UCHAR                      uctRC;                 // tRC -   UCHAR                      uctRFC;                // tRFC -   UCHAR                      uctRCDR;               // tRCDR -   UCHAR                      uctRCDW;               // tRCDW -   UCHAR                      uctRP;                 // tRP -   UCHAR                      uctRRD;                // tRRD -   UCHAR                      uctWR;                 // tWR -   UCHAR                      uctWTR;                // tWTR -   UCHAR                      uctPDIX;               // tPDIX -   UCHAR                      uctFAW;                // tFAW -   UCHAR                      uctAOND;               // tAOND -   UCHAR                      ucflag;                // flag to control memory timing calculation. bit0= control EMRS2 Infineon -////////////////////////////////////GDDR parameters/////////////////////////////////// -   UCHAR                      uctCCDL;               // -   UCHAR                      uctCRCRL;              // -   UCHAR                      uctCRCWL;              // -   UCHAR                      uctCKE;                // -   UCHAR                      uctCKRSE;              // -   UCHAR                      uctCKRSX;              // -   UCHAR                      uctFAW32;              // -   UCHAR                      ucMR5lo;               // -   UCHAR                      ucMR5hi;               // -   UCHAR                      ucTerminator; -}ATOM_MEMORY_TIMING_FORMAT_V1; - - - - -typedef   struct _ATOM_MEMORY_TIMING_FORMAT_V2 -{ -   ULONG                                  ulClkRange;            // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing -   USHORT                               usMRS;                     // mode register -   USHORT                               usEMRS;                  // extended mode register -   UCHAR                                  ucCL;                     // CAS latency -   UCHAR                                  ucWL;                     // WRITE Latency -   UCHAR                                  uctRAS;                  // tRAS -   UCHAR                                  uctRC;                     // tRC -   UCHAR                                  uctRFC;                  // tRFC -   UCHAR                                  uctRCDR;                  // tRCDR -   UCHAR                                  uctRCDW;                  // tRCDW -   UCHAR                                  uctRP;                     // tRP -   UCHAR                                  uctRRD;                  // tRRD -   UCHAR                                  uctWR;                     // tWR -   UCHAR                                  uctWTR;                  // tWTR -   UCHAR                                  uctPDIX;                  // tPDIX -   UCHAR                                  uctFAW;                  // tFAW -   UCHAR                                  uctAOND;                  // tAOND -   UCHAR                                  ucflag;                  // flag to control memory timing calculation. bit0= control EMRS2 Infineon -////////////////////////////////////GDDR parameters/////////////////////////////////// -   UCHAR                                  uctCCDL;                  // -   UCHAR                                  uctCRCRL;                  // -   UCHAR                                  uctCRCWL;                  // -   UCHAR                                  uctCKE;                  // -   UCHAR                                  uctCKRSE;                  // -   UCHAR                                  uctCKRSX;                  // -   UCHAR                                  uctFAW32;                  // -   UCHAR                                  ucMR4lo;               // -   UCHAR                                  ucMR4hi;               // -   UCHAR                                  ucMR5lo;               // -   UCHAR                                  ucMR5hi;               // -   UCHAR                                  ucTerminator; -   UCHAR                                  ucReserved; -}ATOM_MEMORY_TIMING_FORMAT_V2; - - -typedef   struct _ATOM_MEMORY_FORMAT -{ -   ULONG                       ulDllDisClock;     // memory DLL will be disable when target memory clock is below this clock -  union{ -    USHORT                     usEMRS2Value;      // EMRS2 Value is used for GDDR2 and GDDR4 memory type -    USHORT                     usDDR3_Reserved;   // Not used for DDR3 memory -  }; -  union{ -    USHORT                     usEMRS3Value;      // EMRS3 Value is used for GDDR2 and GDDR4 memory type -    USHORT                     usDDR3_MR3;        // Used for DDR3 memory -  }; -  UCHAR                        ucMemoryType;      // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] - must not be used for now; -  UCHAR                        ucMemoryVenderID;  // Predefined,never change across designs or memory type/vender. If not predefined, vendor detection table gets executed -  UCHAR                        ucRow;             // Number of Row,in power of 2; -  UCHAR                        ucColumn;          // Number of Column,in power of 2; -  UCHAR                        ucBank;            // Nunber of Bank; -  UCHAR                        ucRank;            // Number of Rank, in power of 2 -  UCHAR                        ucBurstSize;           // burst size, 0= burst size=4  1= burst size=8 -  UCHAR                        ucDllDisBit;           // position of DLL Enable/Disable bit in EMRS ( Extended Mode Register ) -  UCHAR                        ucRefreshRateFactor;   // memory refresh rate in unit of ms -  UCHAR                        ucDensity;             // _8Mx32, _16Mx32, _16Mx16, _32Mx16 -  UCHAR                        ucPreamble;            // [7:4] Write Preamble, [3:0] Read Preamble -  UCHAR                        ucMemAttrib;           // Memory Device Addribute, like RDBI/WDBI etc -  ATOM_MEMORY_TIMING_FORMAT    asMemTiming[5];        // Memory Timing block sort from lower clock to higher clock -}ATOM_MEMORY_FORMAT; - - -typedef struct _ATOM_VRAM_MODULE_V3 -{ -  ULONG                      ulChannelMapCfg;     // board dependent paramenter:Channel combination -  USHORT                     usSize;              // size of ATOM_VRAM_MODULE_V3 -  USHORT                     usDefaultMVDDQ;      // board dependent parameter:Default Memory Core Voltage -  USHORT                     usDefaultMVDDC;      // board dependent parameter:Default Memory IO Voltage -  UCHAR                      ucExtMemoryID;       // An external indicator (by hardcode, callback or pin) to tell what is the current memory module -  UCHAR                      ucChannelNum;        // board dependent parameter:Number of channel; -  UCHAR                      ucChannelSize;       // board dependent parameter:32bit or 64bit -  UCHAR                      ucVREFI;             // board dependnt parameter: EXT or INT +160mv to -140mv -  UCHAR                      ucNPL_RT;            // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters -  UCHAR                      ucFlag;              // To enable/disable functionalities based on memory type -  ATOM_MEMORY_FORMAT         asMemory;            // describ all of video memory parameters from memory spec -}ATOM_VRAM_MODULE_V3; - - -//ATOM_VRAM_MODULE_V3.ucNPL_RT -#define NPL_RT_MASK                                         0x0f -#define BATTERY_ODT_MASK                                    0xc0 - -#define ATOM_VRAM_MODULE       ATOM_VRAM_MODULE_V3 - -typedef struct _ATOM_VRAM_MODULE_V4 -{ -  ULONG     ulChannelMapCfg;                   // board dependent parameter: Channel combination -  USHORT  usModuleSize;                     // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE -  USHORT  usPrivateReserved;                // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!! -                                            // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS) -  USHORT  usReserved; -  UCHAR   ucExtMemoryID;                      // An external indicator (by hardcode, callback or pin) to tell what is the current memory module -  UCHAR   ucMemoryType;                     // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now; -  UCHAR   ucChannelNum;                     // Number of channels present in this module config -  UCHAR   ucChannelWidth;                   // 0 - 32 bits; 1 - 64 bits -   UCHAR   ucDensity;                        // _8Mx32, _16Mx32, _16Mx16, _32Mx16 -   UCHAR     ucFlag;                                  // To enable/disable functionalities based on memory type -   UCHAR     ucMisc;                                  // bit0: 0 - single rank; 1 - dual rank;   bit2: 0 - burstlength 4, 1 - burstlength 8 -  UCHAR      ucVREFI;                          // board dependent parameter -  UCHAR   ucNPL_RT;                         // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters -  UCHAR      ucPreamble;                       // [7:4] Write Preamble, [3:0] Read Preamble -  UCHAR   ucMemorySize;                     // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!! -                                            // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros -  UCHAR   ucReserved[3]; - -//compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level -  union{ -    USHORT   usEMRS2Value;                   // EMRS2 Value is used for GDDR2 and GDDR4 memory type -    USHORT  usDDR3_Reserved; -  }; -  union{ -    USHORT   usEMRS3Value;                   // EMRS3 Value is used for GDDR2 and GDDR4 memory type -    USHORT  usDDR3_MR3;                     // Used for DDR3 memory -  }; -  UCHAR   ucMemoryVenderID;                    // Predefined, If not predefined, vendor detection table gets executed -  UCHAR     ucRefreshRateFactor;              // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms) -  UCHAR   ucReserved2[2]; -  ATOM_MEMORY_TIMING_FORMAT  asMemTiming[5];//Memory Timing block sort from lower clock to higher clock -}ATOM_VRAM_MODULE_V4; - -#define VRAM_MODULE_V4_MISC_RANK_MASK       0x3 -#define VRAM_MODULE_V4_MISC_DUAL_RANK       0x1 -#define VRAM_MODULE_V4_MISC_BL_MASK         0x4 -#define VRAM_MODULE_V4_MISC_BL8             0x4 -#define VRAM_MODULE_V4_MISC_DUAL_CS         0x10 - -typedef struct _ATOM_VRAM_MODULE_V5 -{ -  ULONG     ulChannelMapCfg;                   // board dependent parameter: Channel combination -  USHORT  usModuleSize;                     // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE -  USHORT  usPrivateReserved;                // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!! -                                            // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS) -  USHORT  usReserved; -  UCHAR   ucExtMemoryID;                      // An external indicator (by hardcode, callback or pin) to tell what is the current memory module -  UCHAR   ucMemoryType;                     // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now; -  UCHAR   ucChannelNum;                     // Number of channels present in this module config -  UCHAR   ucChannelWidth;                   // 0 - 32 bits; 1 - 64 bits -   UCHAR   ucDensity;                        // _8Mx32, _16Mx32, _16Mx16, _32Mx16 -   UCHAR     ucFlag;                                  // To enable/disable functionalities based on memory type -   UCHAR     ucMisc;                                  // bit0: 0 - single rank; 1 - dual rank;   bit2: 0 - burstlength 4, 1 - burstlength 8 -  UCHAR      ucVREFI;                          // board dependent parameter -  UCHAR   ucNPL_RT;                         // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters -  UCHAR      ucPreamble;                       // [7:4] Write Preamble, [3:0] Read Preamble -  UCHAR   ucMemorySize;                     // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!! -                                            // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros -  UCHAR   ucReserved[3]; - -//compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level -  USHORT   usEMRS2Value;                        // EMRS2 Value is used for GDDR2 and GDDR4 memory type -  USHORT   usEMRS3Value;                        // EMRS3 Value is used for GDDR2 and GDDR4 memory type -  UCHAR   ucMemoryVenderID;                    // Predefined, If not predefined, vendor detection table gets executed -  UCHAR     ucRefreshRateFactor;              // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms) -  UCHAR     ucFIFODepth;                         // FIFO depth supposes to be detected during vendor detection, but if we dont do vendor detection we have to hardcode FIFO Depth -  UCHAR   ucCDR_Bandwidth;         // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth -  ATOM_MEMORY_TIMING_FORMAT_V1  asMemTiming[5];//Memory Timing block sort from lower clock to higher clock -}ATOM_VRAM_MODULE_V5; - - -typedef struct _ATOM_VRAM_MODULE_V6 -{ -  ULONG     ulChannelMapCfg;                   // board dependent parameter: Channel combination -  USHORT  usModuleSize;                     // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE -  USHORT  usPrivateReserved;                // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!! -                                            // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS) -  USHORT  usReserved; -  UCHAR   ucExtMemoryID;                      // An external indicator (by hardcode, callback or pin) to tell what is the current memory module -  UCHAR   ucMemoryType;                     // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now; -  UCHAR   ucChannelNum;                     // Number of channels present in this module config -  UCHAR   ucChannelWidth;                   // 0 - 32 bits; 1 - 64 bits -   UCHAR   ucDensity;                        // _8Mx32, _16Mx32, _16Mx16, _32Mx16 -   UCHAR     ucFlag;                                  // To enable/disable functionalities based on memory type -   UCHAR     ucMisc;                                  // bit0: 0 - single rank; 1 - dual rank;   bit2: 0 - burstlength 4, 1 - burstlength 8 -  UCHAR      ucVREFI;                          // board dependent parameter -  UCHAR   ucNPL_RT;                         // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters -  UCHAR      ucPreamble;                       // [7:4] Write Preamble, [3:0] Read Preamble -  UCHAR   ucMemorySize;                     // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!! -                                            // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros -  UCHAR   ucReserved[3]; - -//compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level -  USHORT   usEMRS2Value;                        // EMRS2 Value is used for GDDR2 and GDDR4 memory type -  USHORT   usEMRS3Value;                        // EMRS3 Value is used for GDDR2 and GDDR4 memory type -  UCHAR   ucMemoryVenderID;                    // Predefined, If not predefined, vendor detection table gets executed -  UCHAR     ucRefreshRateFactor;              // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms) -  UCHAR     ucFIFODepth;                         // FIFO depth supposes to be detected during vendor detection, but if we dont do vendor detection we have to hardcode FIFO Depth -  UCHAR   ucCDR_Bandwidth;         // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth -  ATOM_MEMORY_TIMING_FORMAT_V2  asMemTiming[5];//Memory Timing block sort from lower clock to higher clock -}ATOM_VRAM_MODULE_V6; - -typedef struct _ATOM_VRAM_MODULE_V7 -{ -// Design Specific Values -  ULONG   ulChannelMapCfg;                   // mmMC_SHARED_CHREMAP -  USHORT  usModuleSize;                     // Size of ATOM_VRAM_MODULE_V7 -  USHORT  usPrivateReserved;                // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS) -  USHORT  usEnableChannels;                 // bit vector which indicate which channels are enabled -  UCHAR   ucExtMemoryID;                    // Current memory module ID -  UCHAR   ucMemoryType;                     // MEM_TYPE_DDR2/DDR3/GDDR3/GDDR5 -  UCHAR   ucChannelNum;                     // Number of mem. channels supported in this module -  UCHAR   ucChannelWidth;                   // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT -  UCHAR   ucDensity;                        // _8Mx32, _16Mx32, _16Mx16, _32Mx16 -  UCHAR   ucReserve;                        // In MC7x, the lower 4 bits are used as bit8-11 of memory size. In other MC code, it's not used. -  UCHAR   ucMisc;                           // RANK_OF_THISMEMORY etc. -  UCHAR   ucVREFI;                          // Not used. -  UCHAR   ucNPL_RT;                         // Round trip delay (MC_SEQ_CAS_TIMING [28:24]:TCL=CL+NPL_RT-2). Always 2. -  UCHAR   ucPreamble;                       // [7:4] Write Preamble, [3:0] Read Preamble -  UCHAR   ucMemorySize;                     // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros -  USHORT  usSEQSettingOffset; -  UCHAR   ucReserved; -// Memory Module specific values -  USHORT  usEMRS2Value;                     // EMRS2/MR2 Value. -  USHORT  usEMRS3Value;                     // EMRS3/MR3 Value. -  UCHAR   ucMemoryVenderID;                 // [7:4] Revision, [3:0] Vendor code -  UCHAR   ucRefreshRateFactor;              // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms) -  UCHAR   ucFIFODepth;                      // FIFO depth can be detected during vendor detection, here is hardcoded per memory -  UCHAR   ucCDR_Bandwidth;                  // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth -  char    strMemPNString[20];               // part number end with '0'. -}ATOM_VRAM_MODULE_V7; - - -typedef struct _ATOM_VRAM_MODULE_V8 -{ -// Design Specific Values -  ULONG   ulChannelMapCfg;                  // mmMC_SHARED_CHREMAP -  USHORT  usModuleSize;                     // Size of ATOM_VRAM_MODULE_V7 -  USHORT  usMcRamCfg;                       // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS) -  USHORT  usEnableChannels;                 // bit vector which indicate which channels are enabled -  UCHAR   ucExtMemoryID;                    // Current memory module ID -  UCHAR   ucMemoryType;                     // MEM_TYPE_DDR2/DDR3/GDDR3/GDDR5 -  UCHAR   ucChannelNum;                     // Number of mem. channels supported in this module -  UCHAR   ucChannelWidth;                   // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT -  UCHAR   ucDensity;                        // _8Mx32, _16Mx32, _16Mx16, _32Mx16 -  UCHAR   ucBankCol;                        // bit[3:2]= BANK ( =2:16bank, =1:8bank, =0:4bank ) bit[1:0]=Col ( =2: 10 bit, =1:9bit, =0:8bit ) -  UCHAR   ucMisc;                           // RANK_OF_THISMEMORY etc. -  UCHAR   ucVREFI;                          // Not used. -  USHORT  usReserved;                       // Not used -  USHORT  usMemorySize;                     // Total memory size in unit of MB for CONFIG_MEMSIZE zeros -  UCHAR   ucMcTunningSetId;                 // MC phy registers set per. -  UCHAR   ucRowNum; -// Memory Module specific values -  USHORT  usEMRS2Value;                     // EMRS2/MR2 Value. -  USHORT  usEMRS3Value;                     // EMRS3/MR3 Value. -  UCHAR   ucMemoryVenderID;                 // [7:4] Revision, [3:0] Vendor code -  UCHAR   ucRefreshRateFactor;              // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms) -  UCHAR   ucFIFODepth;                      // FIFO depth can be detected during vendor detection, here is hardcoded per memory -  UCHAR   ucCDR_Bandwidth;                  // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth - -  ULONG   ulChannelMapCfg1;                 // channel mapping for channel8~15 -  ULONG   ulBankMapCfg; -  ULONG   ulReserved; -  char    strMemPNString[20];               // part number end with '0'. -}ATOM_VRAM_MODULE_V8; - - -typedef struct _ATOM_VRAM_INFO_V2 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  UCHAR                      ucNumOfVRAMModule; -  ATOM_VRAM_MODULE           aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE];      // just for allocation, real number of blocks is in ucNumOfVRAMModule; -}ATOM_VRAM_INFO_V2; - -typedef struct _ATOM_VRAM_INFO_V3 -{ -  ATOM_COMMON_TABLE_HEADER  sHeader; -  USHORT                    usMemAdjustTblOffset;                            // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting -  USHORT                    usMemClkPatchTblOffset;                          // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting -  USHORT                    usRerseved; -  UCHAR                     aVID_PinsShift[9];                               // 8 bit strap maximum+terminator -  UCHAR                     ucNumOfVRAMModule; -  ATOM_VRAM_MODULE          aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE];       // just for allocation, real number of blocks is in ucNumOfVRAMModule; -  ATOM_INIT_REG_BLOCK       asMemPatch;                                      // for allocation - -}ATOM_VRAM_INFO_V3; - -#define   ATOM_VRAM_INFO_LAST        ATOM_VRAM_INFO_V3 - -typedef struct _ATOM_VRAM_INFO_V4 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  USHORT                     usMemAdjustTblOffset;                           // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting -  USHORT                     usMemClkPatchTblOffset;                         // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting -  USHORT                     usRerseved; -  UCHAR                      ucMemDQ7_0ByteRemap;                            // DQ line byte remap, =0: Memory Data line BYTE0, =1: BYTE1, =2: BYTE2, =3: BYTE3 -  ULONG                      ulMemDQ7_0BitRemap;                             // each DQ line ( 7~0) use 3bits, like: DQ0=Bit[2:0], DQ1:[5:3], ... DQ7:[23:21] -  UCHAR                      ucReservde[4]; -  UCHAR                      ucNumOfVRAMModule; -  ATOM_VRAM_MODULE_V4        aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE];      // just for allocation, real number of blocks is in ucNumOfVRAMModule; -  ATOM_INIT_REG_BLOCK        asMemPatch;                                     // for allocation -}ATOM_VRAM_INFO_V4; - -typedef struct _ATOM_VRAM_INFO_HEADER_V2_1 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  USHORT                     usMemAdjustTblOffset;                           // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting -  USHORT                     usMemClkPatchTblOffset;                         // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting -  USHORT                     usPerBytePresetOffset;                          // offset of ATOM_INIT_REG_BLOCK structure for Per Byte Offset Preset Settings -  USHORT                     usReserved[3]; -  UCHAR                      ucNumOfVRAMModule;                              // indicate number of VRAM module -  UCHAR                      ucMemoryClkPatchTblVer;                         // version of memory AC timing register list -  UCHAR                      ucVramModuleVer;                                // indicate ATOM_VRAM_MODUE version -  UCHAR                      ucReserved; -  ATOM_VRAM_MODULE_V7        aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE];      // just for allocation, real number of blocks is in ucNumOfVRAMModule; -}ATOM_VRAM_INFO_HEADER_V2_1; - -typedef struct _ATOM_VRAM_INFO_HEADER_V2_2 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  USHORT                     usMemAdjustTblOffset;                           // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting -  USHORT                     usMemClkPatchTblOffset;                         // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting -  USHORT                     usMcAdjustPerTileTblOffset;                     // offset of ATOM_INIT_REG_BLOCK structure for Per Byte Offset Preset Settings -  USHORT                     usMcPhyInitTableOffset;                         // offset of ATOM_INIT_REG_BLOCK structure for MC phy init set -  USHORT                     usDramDataRemapTblOffset;                       // offset of ATOM_DRAM_DATA_REMAP array to indicate DRAM data lane to GPU mapping -  USHORT                     usReserved1; -  UCHAR                      ucNumOfVRAMModule;                              // indicate number of VRAM module -  UCHAR                      ucMemoryClkPatchTblVer;                         // version of memory AC timing register list -  UCHAR                      ucVramModuleVer;                                // indicate ATOM_VRAM_MODUE version -  UCHAR                      ucMcPhyTileNum;                                 // indicate the MCD tile number which use in DramDataRemapTbl and usMcAdjustPerTileTblOffset -  ATOM_VRAM_MODULE_V8        aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE];      // just for allocation, real number of blocks is in ucNumOfVRAMModule; -}ATOM_VRAM_INFO_HEADER_V2_2; - - -typedef struct _ATOM_DRAM_DATA_REMAP -{ -  UCHAR ucByteRemapCh0; -  UCHAR ucByteRemapCh1; -  ULONG ulByte0BitRemapCh0; -  ULONG ulByte1BitRemapCh0; -  ULONG ulByte2BitRemapCh0; -  ULONG ulByte3BitRemapCh0; -  ULONG ulByte0BitRemapCh1; -  ULONG ulByte1BitRemapCh1; -  ULONG ulByte2BitRemapCh1; -  ULONG ulByte3BitRemapCh1; -}ATOM_DRAM_DATA_REMAP; - -typedef struct _ATOM_VRAM_GPIO_DETECTION_INFO -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  UCHAR                      aVID_PinsShift[9];                              // 8 bit strap maximum+terminator -}ATOM_VRAM_GPIO_DETECTION_INFO; - - -typedef struct _ATOM_MEMORY_TRAINING_INFO -{ -   ATOM_COMMON_TABLE_HEADER   sHeader; -   UCHAR                                  ucTrainingLoop; -   UCHAR                                  ucReserved[3]; -   ATOM_INIT_REG_BLOCK             asMemTrainingSetting; -}ATOM_MEMORY_TRAINING_INFO; - - -typedef struct SW_I2C_CNTL_DATA_PARAMETERS -{ -  UCHAR    ucControl; -  UCHAR    ucData; -  UCHAR    ucSatus; -  UCHAR    ucTemp; -} SW_I2C_CNTL_DATA_PARAMETERS; - -#define SW_I2C_CNTL_DATA_PS_ALLOCATION  SW_I2C_CNTL_DATA_PARAMETERS - -typedef struct _SW_I2C_IO_DATA_PARAMETERS -{ -  USHORT   GPIO_Info; -  UCHAR    ucAct; -  UCHAR    ucData; - } SW_I2C_IO_DATA_PARAMETERS; - -#define SW_I2C_IO_DATA_PS_ALLOCATION  SW_I2C_IO_DATA_PARAMETERS - -/****************************SW I2C CNTL DEFINITIONS**********************/ -#define SW_I2C_IO_RESET       0 -#define SW_I2C_IO_GET         1 -#define SW_I2C_IO_DRIVE       2 -#define SW_I2C_IO_SET         3 -#define SW_I2C_IO_START       4 - -#define SW_I2C_IO_CLOCK       0 -#define SW_I2C_IO_DATA        0x80 - -#define SW_I2C_IO_ZERO        0 -#define SW_I2C_IO_ONE         0x100 - -#define SW_I2C_CNTL_READ      0 -#define SW_I2C_CNTL_WRITE     1 -#define SW_I2C_CNTL_START     2 -#define SW_I2C_CNTL_STOP      3 -#define SW_I2C_CNTL_OPEN      4 -#define SW_I2C_CNTL_CLOSE     5 -#define SW_I2C_CNTL_WRITE1BIT 6 - -//==============================VESA definition Portion=============================== -#define VESA_OEM_PRODUCT_REV                     '01.00' -#define VESA_MODE_ATTRIBUTE_MODE_SUPPORT        0xBB   //refer to VBE spec p.32, no TTY support -#define VESA_MODE_WIN_ATTRIBUTE                       7 -#define VESA_WIN_SIZE                                      64 - -typedef struct _PTR_32_BIT_STRUCTURE -{ -   USHORT   Offset16; -   USHORT   Segment16; -} PTR_32_BIT_STRUCTURE; - -typedef union _PTR_32_BIT_UNION -{ -   PTR_32_BIT_STRUCTURE   SegmentOffset; -   ULONG                       Ptr32_Bit; -} PTR_32_BIT_UNION; - -typedef struct _VBE_1_2_INFO_BLOCK_UPDATABLE -{ -   UCHAR                  VbeSignature[4]; -   USHORT                VbeVersion; -   PTR_32_BIT_UNION   OemStringPtr; -   UCHAR                  Capabilities[4]; -   PTR_32_BIT_UNION   VideoModePtr; -   USHORT                TotalMemory; -} VBE_1_2_INFO_BLOCK_UPDATABLE; - - -typedef struct _VBE_2_0_INFO_BLOCK_UPDATABLE -{ -   VBE_1_2_INFO_BLOCK_UPDATABLE   CommonBlock; -   USHORT                         OemSoftRev; -   PTR_32_BIT_UNION            OemVendorNamePtr; -   PTR_32_BIT_UNION            OemProductNamePtr; -   PTR_32_BIT_UNION            OemProductRevPtr; -} VBE_2_0_INFO_BLOCK_UPDATABLE; - -typedef union _VBE_VERSION_UNION -{ -   VBE_2_0_INFO_BLOCK_UPDATABLE   VBE_2_0_InfoBlock; -   VBE_1_2_INFO_BLOCK_UPDATABLE   VBE_1_2_InfoBlock; -} VBE_VERSION_UNION; - -typedef struct _VBE_INFO_BLOCK -{ -   VBE_VERSION_UNION         UpdatableVBE_Info; -   UCHAR                        Reserved[222]; -   UCHAR                        OemData[256]; -} VBE_INFO_BLOCK; - -typedef struct _VBE_FP_INFO -{ -  USHORT   HSize; -  USHORT   VSize; -  USHORT   FPType; -  UCHAR    RedBPP; -  UCHAR    GreenBPP; -  UCHAR    BlueBPP; -  UCHAR    ReservedBPP; -  ULONG    RsvdOffScrnMemSize; -  ULONG    RsvdOffScrnMEmPtr; -  UCHAR    Reserved[14]; -} VBE_FP_INFO; - -typedef struct _VESA_MODE_INFO_BLOCK -{ -// Mandatory information for all VBE revisions -  USHORT   ModeAttributes;  //         dw   ?   ; mode attributes -  UCHAR    WinAAttributes;  //         db   ?   ; window A attributes -  UCHAR    WinBAttributes;  //         db   ?   ; window B attributes -  USHORT   WinGranularity;  //         dw   ?   ; window granularity -  USHORT   WinSize;         //         dw   ?   ; window size -  USHORT   WinASegment;     //         dw   ?   ; window A start segment -  USHORT   WinBSegment;     //         dw   ?   ; window B start segment -  ULONG    WinFuncPtr;      //         dd   ?   ; real mode pointer to window function -  USHORT   BytesPerScanLine;//         dw   ?   ; bytes per scan line - -//; Mandatory information for VBE 1.2 and above -  USHORT   XResolution;      //         dw   ?   ; horizontal resolution in pixels or characters -  USHORT   YResolution;      //         dw   ?   ; vertical resolution in pixels or characters -  UCHAR    XCharSize;        //         db   ?   ; character cell width in pixels -  UCHAR    YCharSize;        //         db   ?   ; character cell height in pixels -  UCHAR    NumberOfPlanes;   //         db   ?   ; number of memory planes -  UCHAR    BitsPerPixel;     //         db   ?   ; bits per pixel -  UCHAR    NumberOfBanks;    //         db   ?   ; number of banks -  UCHAR    MemoryModel;      //         db   ?   ; memory model type -  UCHAR    BankSize;         //         db   ?   ; bank size in KB -  UCHAR    NumberOfImagePages;//        db   ?   ; number of images -  UCHAR    ReservedForPageFunction;//db   1   ; reserved for page function - -//; Direct Color fields(required for direct/6 and YUV/7 memory models) -  UCHAR    RedMaskSize;        //      db   ?   ; size of direct color red mask in bits -  UCHAR    RedFieldPosition;   //      db   ?   ; bit position of lsb of red mask -  UCHAR    GreenMaskSize;      //      db   ?   ; size of direct color green mask in bits -  UCHAR    GreenFieldPosition; //      db   ?   ; bit position of lsb of green mask -  UCHAR    BlueMaskSize;       //      db   ?   ; size of direct color blue mask in bits -  UCHAR    BlueFieldPosition;  //      db   ?   ; bit position of lsb of blue mask -  UCHAR    RsvdMaskSize;       //      db   ?   ; size of direct color reserved mask in bits -  UCHAR    RsvdFieldPosition;  //      db   ?   ; bit position of lsb of reserved mask -  UCHAR    DirectColorModeInfo;//      db   ?   ; direct color mode attributes - -//; Mandatory information for VBE 2.0 and above -  ULONG    PhysBasePtr;        //      dd   ?   ; physical address for flat memory frame buffer -  ULONG    Reserved_1;         //      dd   0   ; reserved - always set to 0 -  USHORT   Reserved_2;         //     dw   0   ; reserved - always set to 0 - -//; Mandatory information for VBE 3.0 and above -  USHORT   LinBytesPerScanLine;  //   dw   ?   ; bytes per scan line for linear modes -  UCHAR    BnkNumberOfImagePages;//   db   ?   ; number of images for banked modes -  UCHAR    LinNumberOfImagPages; //   db   ?   ; number of images for linear modes -  UCHAR    LinRedMaskSize;       //   db   ?   ; size of direct color red mask(linear modes) -  UCHAR    LinRedFieldPosition;  //   db   ?   ; bit position of lsb of red mask(linear modes) -  UCHAR    LinGreenMaskSize;     //   db   ?   ; size of direct color green mask(linear modes) -  UCHAR    LinGreenFieldPosition;//   db   ?   ; bit position of lsb of green mask(linear modes) -  UCHAR    LinBlueMaskSize;      //   db   ?   ; size of direct color blue mask(linear modes) -  UCHAR    LinBlueFieldPosition; //   db   ?   ; bit position of lsb of blue mask(linear modes) -  UCHAR    LinRsvdMaskSize;      //   db   ?   ; size of direct color reserved mask(linear modes) -  UCHAR    LinRsvdFieldPosition; //   db   ?   ; bit position of lsb of reserved mask(linear modes) -  ULONG    MaxPixelClock;        //   dd   ?   ; maximum pixel clock(in Hz) for graphics mode -  UCHAR    Reserved;             //   db   190 dup (0) -} VESA_MODE_INFO_BLOCK; - -// BIOS function CALLS -#define ATOM_BIOS_EXTENDED_FUNCTION_CODE        0xA0           // ATI Extended Function code -#define ATOM_BIOS_FUNCTION_COP_MODE             0x00 -#define ATOM_BIOS_FUNCTION_SHORT_QUERY1         0x04 -#define ATOM_BIOS_FUNCTION_SHORT_QUERY2         0x05 -#define ATOM_BIOS_FUNCTION_SHORT_QUERY3         0x06 -#define ATOM_BIOS_FUNCTION_GET_DDC              0x0B -#define ATOM_BIOS_FUNCTION_ASIC_DSTATE          0x0E -#define ATOM_BIOS_FUNCTION_DEBUG_PLAY           0x0F -#define ATOM_BIOS_FUNCTION_STV_STD              0x16 -#define ATOM_BIOS_FUNCTION_DEVICE_DET           0x17 -#define ATOM_BIOS_FUNCTION_DEVICE_SWITCH        0x18 - -#define ATOM_BIOS_FUNCTION_PANEL_CONTROL        0x82 -#define ATOM_BIOS_FUNCTION_OLD_DEVICE_DET       0x83 -#define ATOM_BIOS_FUNCTION_OLD_DEVICE_SWITCH    0x84 -#define ATOM_BIOS_FUNCTION_HW_ICON              0x8A -#define ATOM_BIOS_FUNCTION_SET_CMOS             0x8B -#define SUB_FUNCTION_UPDATE_DISPLAY_INFO        0x8000          // Sub function 80 -#define SUB_FUNCTION_UPDATE_EXPANSION_INFO      0x8100          // Sub function 80 - -#define ATOM_BIOS_FUNCTION_DISPLAY_INFO         0x8D -#define ATOM_BIOS_FUNCTION_DEVICE_ON_OFF        0x8E -#define ATOM_BIOS_FUNCTION_VIDEO_STATE          0x8F -#define ATOM_SUB_FUNCTION_GET_CRITICAL_STATE    0x0300          // Sub function 03 -#define ATOM_SUB_FUNCTION_GET_LIDSTATE          0x0700          // Sub function 7 -#define ATOM_SUB_FUNCTION_THERMAL_STATE_NOTICE  0x1400          // Notify caller the current thermal state -#define ATOM_SUB_FUNCTION_CRITICAL_STATE_NOTICE 0x8300          // Notify caller the current critical state -#define ATOM_SUB_FUNCTION_SET_LIDSTATE          0x8500          // Sub function 85 -#define ATOM_SUB_FUNCTION_GET_REQ_DISPLAY_FROM_SBIOS_MODE 0x8900// Sub function 89 -#define ATOM_SUB_FUNCTION_INFORM_ADC_SUPPORT    0x9400          // Notify caller that ADC is supported - - -#define ATOM_BIOS_FUNCTION_VESA_DPMS            0x4F10          // Set DPMS -#define ATOM_SUB_FUNCTION_SET_DPMS              0x0001          // BL: Sub function 01 -#define ATOM_SUB_FUNCTION_GET_DPMS              0x0002          // BL: Sub function 02 -#define ATOM_PARAMETER_VESA_DPMS_ON             0x0000          // BH Parameter for DPMS ON. -#define ATOM_PARAMETER_VESA_DPMS_STANDBY        0x0100          // BH Parameter for DPMS STANDBY -#define ATOM_PARAMETER_VESA_DPMS_SUSPEND        0x0200          // BH Parameter for DPMS SUSPEND -#define ATOM_PARAMETER_VESA_DPMS_OFF            0x0400          // BH Parameter for DPMS OFF -#define ATOM_PARAMETER_VESA_DPMS_REDUCE_ON      0x0800          // BH Parameter for DPMS REDUCE ON (NOT SUPPORTED) - -#define ATOM_BIOS_RETURN_CODE_MASK              0x0000FF00L -#define ATOM_BIOS_REG_HIGH_MASK                 0x0000FF00L -#define ATOM_BIOS_REG_LOW_MASK                  0x000000FFL - -// structure used for VBIOS only - -//DispOutInfoTable -typedef struct _ASIC_TRANSMITTER_INFO -{ -   USHORT usTransmitterObjId; -   USHORT usSupportDevice; -  UCHAR  ucTransmitterCmdTblId; -   UCHAR  ucConfig; -   UCHAR  ucEncoderID;                //available 1st encoder ( default ) -   UCHAR  ucOptionEncoderID;    //available 2nd encoder ( optional ) -   UCHAR  uc2ndEncoderID; -   UCHAR  ucReserved; -}ASIC_TRANSMITTER_INFO; - -#define ASIC_TRANSMITTER_INFO_CONFIG__DVO_SDR_MODE          0x01 -#define ASIC_TRANSMITTER_INFO_CONFIG__COHERENT_MODE         0x02 -#define ASIC_TRANSMITTER_INFO_CONFIG__ENCODEROBJ_ID_MASK    0xc4 -#define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_A             0x00 -#define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_B             0x04 -#define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_C             0x40 -#define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_D             0x44 -#define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_E             0x80 -#define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_F             0x84 - -typedef struct _ASIC_ENCODER_INFO -{ -   UCHAR ucEncoderID; -   UCHAR ucEncoderConfig; -  USHORT usEncoderCmdTblId; -}ASIC_ENCODER_INFO; - -typedef struct _ATOM_DISP_OUT_INFO -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -   USHORT ptrTransmitterInfo; -   USHORT ptrEncoderInfo; -   ASIC_TRANSMITTER_INFO  asTransmitterInfo[1]; -   ASIC_ENCODER_INFO      asEncoderInfo[1]; -}ATOM_DISP_OUT_INFO; - - -typedef struct _ATOM_DISP_OUT_INFO_V2 -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -   USHORT ptrTransmitterInfo; -   USHORT ptrEncoderInfo; -  USHORT ptrMainCallParserFar;                  // direct address of main parser call in VBIOS binary. -   ASIC_TRANSMITTER_INFO  asTransmitterInfo[1]; -   ASIC_ENCODER_INFO      asEncoderInfo[1]; -}ATOM_DISP_OUT_INFO_V2; - - -typedef struct _ATOM_DISP_CLOCK_ID { -  UCHAR ucPpllId; -  UCHAR ucPpllAttribute; -}ATOM_DISP_CLOCK_ID; - -// ucPpllAttribute -#define CLOCK_SOURCE_SHAREABLE            0x01 -#define CLOCK_SOURCE_DP_MODE              0x02 -#define CLOCK_SOURCE_NONE_DP_MODE         0x04 - -//DispOutInfoTable -typedef struct _ASIC_TRANSMITTER_INFO_V2 -{ -   USHORT usTransmitterObjId; -   USHORT usDispClkIdOffset;    // point to clock source id list supported by Encoder Object -  UCHAR  ucTransmitterCmdTblId; -   UCHAR  ucConfig; -   UCHAR  ucEncoderID;                // available 1st encoder ( default ) -   UCHAR  ucOptionEncoderID;    // available 2nd encoder ( optional ) -   UCHAR  uc2ndEncoderID; -   UCHAR  ucReserved; -}ASIC_TRANSMITTER_INFO_V2; - -typedef struct _ATOM_DISP_OUT_INFO_V3 -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  USHORT ptrTransmitterInfo; -  USHORT ptrEncoderInfo; -  USHORT ptrMainCallParserFar;                  // direct address of main parser call in VBIOS binary. -  USHORT usReserved; -  UCHAR  ucDCERevision; -  UCHAR  ucMaxDispEngineNum; -  UCHAR  ucMaxActiveDispEngineNum; -  UCHAR  ucMaxPPLLNum; -  UCHAR  ucCoreRefClkSource;                    // value of CORE_REF_CLK_SOURCE -  UCHAR  ucDispCaps; -  UCHAR  ucReserved[2]; -  ASIC_TRANSMITTER_INFO_V2  asTransmitterInfo[1];     // for alligment only -}ATOM_DISP_OUT_INFO_V3; - -//ucDispCaps -#define DISPLAY_CAPS__DP_PCLK_FROM_PPLL        0x01 -#define DISPLAY_CAPS__FORCE_DISPDEV_CONNECTED  0x02 - -typedef enum CORE_REF_CLK_SOURCE{ -  CLOCK_SRC_XTALIN=0, -  CLOCK_SRC_XO_IN=1, -  CLOCK_SRC_XO_IN2=2, -}CORE_REF_CLK_SOURCE; - -// DispDevicePriorityInfo -typedef struct _ATOM_DISPLAY_DEVICE_PRIORITY_INFO -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -   USHORT asDevicePriority[16]; -}ATOM_DISPLAY_DEVICE_PRIORITY_INFO; - -//ProcessAuxChannelTransactionTable -typedef struct _PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS -{ -   USHORT  lpAuxRequest; -   USHORT  lpDataOut; -   UCHAR   ucChannelID; -   union -   { -  UCHAR   ucReplyStatus; -   UCHAR   ucDelay; -   }; -  UCHAR   ucDataOutLen; -   UCHAR   ucReserved; -}PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS; - -//ProcessAuxChannelTransactionTable -typedef struct _PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 -{ -   USHORT   lpAuxRequest; -   USHORT  lpDataOut; -   UCHAR      ucChannelID; -   union -   { -  UCHAR   ucReplyStatus; -   UCHAR   ucDelay; -   }; -  UCHAR   ucDataOutLen; -   UCHAR   ucHPD_ID;                                       //=0: HPD1, =1: HPD2, =2: HPD3, =3: HPD4, =4: HPD5, =5: HPD6 -}PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2; - -#define PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION         PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS - -//GetSinkType - -typedef struct _DP_ENCODER_SERVICE_PARAMETERS -{ -   USHORT ucLinkClock; -   union -   { -   UCHAR ucConfig;            // for DP training command -   UCHAR ucI2cId;            // use for GET_SINK_TYPE command -   }; -   UCHAR ucAction; -   UCHAR ucStatus; -   UCHAR ucLaneNum; -   UCHAR ucReserved[2]; -}DP_ENCODER_SERVICE_PARAMETERS; - -// ucAction -#define ATOM_DP_ACTION_GET_SINK_TYPE                     0x01 - -#define DP_ENCODER_SERVICE_PS_ALLOCATION            WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS - - -typedef struct _DP_ENCODER_SERVICE_PARAMETERS_V2 -{ -   USHORT usExtEncoderObjId;   // External Encoder Object Id, output parameter only, use when ucAction = DP_SERVICE_V2_ACTION_DET_EXT_CONNECTION -  UCHAR  ucAuxId; -  UCHAR  ucAction; -  UCHAR  ucSinkType;          // Iput and Output parameters. -  UCHAR  ucHPDId;             // Input parameter, used when ucAction = DP_SERVICE_V2_ACTION_DET_EXT_CONNECTION -   UCHAR  ucReserved[2]; -}DP_ENCODER_SERVICE_PARAMETERS_V2; - -typedef struct _DP_ENCODER_SERVICE_PS_ALLOCATION_V2 -{ -  DP_ENCODER_SERVICE_PARAMETERS_V2 asDPServiceParam; -  PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 asAuxParam; -}DP_ENCODER_SERVICE_PS_ALLOCATION_V2; - -// ucAction -#define DP_SERVICE_V2_ACTION_GET_SINK_TYPE                     0x01 -#define DP_SERVICE_V2_ACTION_DET_LCD_CONNECTION             0x02 - - -// DP_TRAINING_TABLE -#define DPCD_SET_LINKRATE_LANENUM_PATTERN1_TBL_ADDR            ATOM_DP_TRAINING_TBL_ADDR -#define DPCD_SET_SS_CNTL_TBL_ADDR                                       (ATOM_DP_TRAINING_TBL_ADDR + 8 ) -#define DPCD_SET_LANE_VSWING_PREEMP_TBL_ADDR                     (ATOM_DP_TRAINING_TBL_ADDR + 16 ) -#define DPCD_SET_TRAINING_PATTERN0_TBL_ADDR                        (ATOM_DP_TRAINING_TBL_ADDR + 24 ) -#define DPCD_SET_TRAINING_PATTERN2_TBL_ADDR                        (ATOM_DP_TRAINING_TBL_ADDR + 32) -#define DPCD_GET_LINKRATE_LANENUM_SS_TBL_ADDR                     (ATOM_DP_TRAINING_TBL_ADDR + 40) -#define   DPCD_GET_LANE_STATUS_ADJUST_TBL_ADDR                     (ATOM_DP_TRAINING_TBL_ADDR + 48) -#define DP_I2C_AUX_DDC_WRITE_START_TBL_ADDR                        (ATOM_DP_TRAINING_TBL_ADDR + 60) -#define DP_I2C_AUX_DDC_WRITE_TBL_ADDR                                 (ATOM_DP_TRAINING_TBL_ADDR + 64) -#define DP_I2C_AUX_DDC_READ_START_TBL_ADDR                        (ATOM_DP_TRAINING_TBL_ADDR + 72) -#define DP_I2C_AUX_DDC_READ_TBL_ADDR                                 (ATOM_DP_TRAINING_TBL_ADDR + 76) -#define DP_I2C_AUX_DDC_WRITE_END_TBL_ADDR                 (ATOM_DP_TRAINING_TBL_ADDR + 80) -#define DP_I2C_AUX_DDC_READ_END_TBL_ADDR                           (ATOM_DP_TRAINING_TBL_ADDR + 84) - - -typedef struct _PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS -{ -   UCHAR   ucI2CSpeed; -    union -   { -   UCHAR ucRegIndex; -   UCHAR ucStatus; -   }; -   USHORT  lpI2CDataOut; -  UCHAR   ucFlag; -  UCHAR   ucTransBytes; -  UCHAR   ucSlaveAddr; -  UCHAR   ucLineNumber; -}PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS; - -#define PROCESS_I2C_CHANNEL_TRANSACTION_PS_ALLOCATION       PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS - -//ucFlag -#define HW_I2C_WRITE        1 -#define HW_I2C_READ         0 -#define I2C_2BYTE_ADDR      0x02 - -/****************************************************************************/ -// Structures used by HW_Misc_OperationTable -/****************************************************************************/ -typedef struct  _ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1 -{ -  UCHAR  ucCmd;                //  Input: To tell which action to take -  UCHAR  ucReserved[3]; -  ULONG  ulReserved; -}ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1; - -typedef struct  _ATOM_HW_MISC_OPERATION_OUTPUT_PARAMETER_V1_1 -{ -  UCHAR  ucReturnCode;        // Output: Return value base on action was taken -  UCHAR  ucReserved[3]; -  ULONG  ulReserved; -}ATOM_HW_MISC_OPERATION_OUTPUT_PARAMETER_V1_1; - -// Actions code -#define  ATOM_GET_SDI_SUPPORT              0xF0 - -// Return code -#define  ATOM_UNKNOWN_CMD                   0 -#define  ATOM_FEATURE_NOT_SUPPORTED         1 -#define  ATOM_FEATURE_SUPPORTED             2 - -typedef struct _ATOM_HW_MISC_OPERATION_PS_ALLOCATION -{ -   ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1        sInput_Output; -   PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS         sReserved; -}ATOM_HW_MISC_OPERATION_PS_ALLOCATION; - -/****************************************************************************/ - -typedef struct _SET_HWBLOCK_INSTANCE_PARAMETER_V2 -{ -   UCHAR ucHWBlkInst;                // HW block instance, 0, 1, 2, ... -   UCHAR ucReserved[3]; -}SET_HWBLOCK_INSTANCE_PARAMETER_V2; - -#define HWBLKINST_INSTANCE_MASK       0x07 -#define HWBLKINST_HWBLK_MASK          0xF0 -#define HWBLKINST_HWBLK_SHIFT         0x04 - -//ucHWBlock -#define SELECT_DISP_ENGINE            0 -#define SELECT_DISP_PLL               1 -#define SELECT_DCIO_UNIPHY_LINK0      2 -#define SELECT_DCIO_UNIPHY_LINK1      3 -#define SELECT_DCIO_IMPCAL            4 -#define SELECT_DCIO_DIG               6 -#define SELECT_CRTC_PIXEL_RATE        7 -#define SELECT_VGA_BLK                8 - -// DIGTransmitterInfoTable structure used to program UNIPHY settings -typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_1{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  USHORT usDPVsPreEmphSettingOffset;     // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock -  USHORT usPhyAnalogRegListOffset;       // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info -  USHORT usPhyAnalogSettingOffset;       // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range -  USHORT usPhyPllRegListOffset;          // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info -  USHORT usPhyPllSettingOffset;          // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings -}DIG_TRANSMITTER_INFO_HEADER_V3_1; - -typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_2{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  USHORT usDPVsPreEmphSettingOffset;     // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock -  USHORT usPhyAnalogRegListOffset;       // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info -  USHORT usPhyAnalogSettingOffset;       // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range -  USHORT usPhyPllRegListOffset;          // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info -  USHORT usPhyPllSettingOffset;          // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings -  USHORT usDPSSRegListOffset;            // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy SS Pll register Info -  USHORT usDPSSSettingOffset;            // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy SS Pll Settings -}DIG_TRANSMITTER_INFO_HEADER_V3_2; - - -typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_3{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  USHORT usDPVsPreEmphSettingOffset;     // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock -  USHORT usPhyAnalogRegListOffset;       // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info -  USHORT usPhyAnalogSettingOffset;       // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range -  USHORT usPhyPllRegListOffset;          // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info -  USHORT usPhyPllSettingOffset;          // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings -  USHORT usDPSSRegListOffset;            // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy SS Pll register Info -  USHORT usDPSSSettingOffset;            // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy SS Pll Settings -  USHORT usEDPVsLegacyModeOffset;        // offset of PHY_ANALOG_SETTING_INFO * with eDP Legacy Mode Voltage Swing and Pre-Emphasis for each Link clock -  USHORT useDPVsLowVdiffModeOffset;      // offset of PHY_ANALOG_SETTING_INFO * with eDP Low VDiff Mode Voltage Swing and Pre-Emphasis for each Link clock -  USHORT useDPVsHighVdiffModeOffset;     // offset of PHY_ANALOG_SETTING_INFO * with eDP High VDiff Mode Voltage Swing and Pre-Emphasis for each Link clock -  USHORT useDPVsStretchModeOffset;       // offset of PHY_ANALOG_SETTING_INFO * with eDP Stretch Mode Voltage Swing and Pre-Emphasis for each Link clock -  USHORT useDPVsSingleVdiffModeOffset;   // offset of PHY_ANALOG_SETTING_INFO * with eDP Single Vdiff Mode Voltage Swing and Pre-Emphasis for each Link clock -  USHORT useDPVsVariablePremModeOffset;  // offset of PHY_ANALOG_SETTING_INFO * with eDP Single Vidff+Variable PreEmphasis Voltage Swing and Pre-Emphasis for each Link clock -}DIG_TRANSMITTER_INFO_HEADER_V3_3; - - -typedef struct _CLOCK_CONDITION_REGESTER_INFO{ -  USHORT usRegisterIndex; -  UCHAR  ucStartBit; -  UCHAR  ucEndBit; -}CLOCK_CONDITION_REGESTER_INFO; - -typedef struct _CLOCK_CONDITION_SETTING_ENTRY{ -  USHORT usMaxClockFreq; -  UCHAR  ucEncodeMode; -  UCHAR  ucPhySel; -  ULONG  ulAnalogSetting[1]; -}CLOCK_CONDITION_SETTING_ENTRY; - -typedef struct _CLOCK_CONDITION_SETTING_INFO{ -  USHORT usEntrySize; -  CLOCK_CONDITION_SETTING_ENTRY asClkCondSettingEntry[1]; -}CLOCK_CONDITION_SETTING_INFO; - -typedef struct _PHY_CONDITION_REG_VAL{ -  ULONG  ulCondition; -  ULONG  ulRegVal; -}PHY_CONDITION_REG_VAL; - -typedef struct _PHY_CONDITION_REG_VAL_V2{ -  ULONG  ulCondition; -  UCHAR  ucCondition2; -  ULONG  ulRegVal; -}PHY_CONDITION_REG_VAL_V2; - -typedef struct _PHY_CONDITION_REG_INFO{ -  USHORT usRegIndex; -  USHORT usSize; -  PHY_CONDITION_REG_VAL asRegVal[1]; -}PHY_CONDITION_REG_INFO; - -typedef struct _PHY_CONDITION_REG_INFO_V2{ -  USHORT usRegIndex; -  USHORT usSize; -  PHY_CONDITION_REG_VAL_V2 asRegVal[1]; -}PHY_CONDITION_REG_INFO_V2; - -typedef struct _PHY_ANALOG_SETTING_INFO{ -  UCHAR  ucEncodeMode; -  UCHAR  ucPhySel; -  USHORT usSize; -  PHY_CONDITION_REG_INFO  asAnalogSetting[1]; -}PHY_ANALOG_SETTING_INFO; - -typedef struct _PHY_ANALOG_SETTING_INFO_V2{ -  UCHAR  ucEncodeMode; -  UCHAR  ucPhySel; -  USHORT usSize; -  PHY_CONDITION_REG_INFO_V2  asAnalogSetting[1]; -}PHY_ANALOG_SETTING_INFO_V2; - - -typedef struct _GFX_HAVESTING_PARAMETERS { -  UCHAR ucGfxBlkId;                        //GFX blk id to be harvested, like CU, RB or PRIM -  UCHAR ucReserved;                        //reserved -  UCHAR ucActiveUnitNumPerSH;              //requested active CU/RB/PRIM number per shader array -  UCHAR ucMaxUnitNumPerSH;                 //max CU/RB/PRIM number per shader array -} GFX_HAVESTING_PARAMETERS; - -//ucGfxBlkId -#define GFX_HARVESTING_CU_ID               0 -#define GFX_HARVESTING_RB_ID               1 -#define GFX_HARVESTING_PRIM_ID             2 - - -typedef struct _VBIOS_ROM_HEADER{ -  UCHAR  PciRomSignature[2]; -  UCHAR  ucPciRomSizeIn512bytes; -  UCHAR  ucJumpCoreMainInitBIOS; -  USHORT usLabelCoreMainInitBIOS; -  UCHAR  PciReservedSpace[18]; -  USHORT usPciDataStructureOffset; -  UCHAR  Rsvd1d_1a[4]; -  char   strIbm[3]; -  UCHAR  CheckSum[14]; -  UCHAR  ucBiosMsgNumber; -  char   str761295520[16]; -  USHORT usLabelCoreVPOSTNoMode; -  USHORT usSpecialPostOffset; -  UCHAR  ucSpeicalPostImageSizeIn512Bytes; -  UCHAR  Rsved47_45[3]; -  USHORT usROM_HeaderInformationTableOffset; -  UCHAR  Rsved4f_4a[6]; -  char   strBuildTimeStamp[20]; -  UCHAR  ucJumpCoreXFuncFarHandler; -  USHORT usCoreXFuncFarHandlerOffset; -  UCHAR  ucRsved67; -  UCHAR  ucJumpCoreVFuncFarHandler; -  USHORT usCoreVFuncFarHandlerOffset; -  UCHAR  Rsved6d_6b[3]; -  USHORT usATOM_BIOS_MESSAGE_Offset; -}VBIOS_ROM_HEADER; - -/****************************************************************************/ -//Portion VI: Definitinos for vbios MC scratch registers that driver used -/****************************************************************************/ - -#define MC_MISC0__MEMORY_TYPE_MASK    0xF0000000 -#define MC_MISC0__MEMORY_TYPE__GDDR1  0x10000000 -#define MC_MISC0__MEMORY_TYPE__DDR2   0x20000000 -#define MC_MISC0__MEMORY_TYPE__GDDR3  0x30000000 -#define MC_MISC0__MEMORY_TYPE__GDDR4  0x40000000 -#define MC_MISC0__MEMORY_TYPE__GDDR5  0x50000000 -#define MC_MISC0__MEMORY_TYPE__HBM    0x60000000 -#define MC_MISC0__MEMORY_TYPE__DDR3   0xB0000000 - -#define ATOM_MEM_TYPE_DDR_STRING      "DDR" -#define ATOM_MEM_TYPE_DDR2_STRING     "DDR2" -#define ATOM_MEM_TYPE_GDDR3_STRING    "GDDR3" -#define ATOM_MEM_TYPE_GDDR4_STRING    "GDDR4" -#define ATOM_MEM_TYPE_GDDR5_STRING    "GDDR5" -#define ATOM_MEM_TYPE_HBM_STRING      "HBM" -#define ATOM_MEM_TYPE_DDR3_STRING     "DDR3" - -/****************************************************************************/ -//Portion VII: Definitinos being oboselete -/****************************************************************************/ - -//========================================================================================== -//Remove the definitions below when driver is ready! -typedef struct _ATOM_DAC_INFO -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  USHORT                   usMaxFrequency;      // in 10kHz unit -  USHORT                   usReserved; -}ATOM_DAC_INFO; - - -typedef struct  _COMPASSIONATE_DATA -{ -  ATOM_COMMON_TABLE_HEADER sHeader; - -  //==============================  DAC1 portion -  UCHAR   ucDAC1_BG_Adjustment; -  UCHAR   ucDAC1_DAC_Adjustment; -  USHORT  usDAC1_FORCE_Data; -  //==============================  DAC2 portion -  UCHAR   ucDAC2_CRT2_BG_Adjustment; -  UCHAR   ucDAC2_CRT2_DAC_Adjustment; -  USHORT  usDAC2_CRT2_FORCE_Data; -  USHORT  usDAC2_CRT2_MUX_RegisterIndex; -  UCHAR   ucDAC2_CRT2_MUX_RegisterInfo;     //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low -  UCHAR   ucDAC2_NTSC_BG_Adjustment; -  UCHAR   ucDAC2_NTSC_DAC_Adjustment; -  USHORT  usDAC2_TV1_FORCE_Data; -  USHORT  usDAC2_TV1_MUX_RegisterIndex; -  UCHAR   ucDAC2_TV1_MUX_RegisterInfo;      //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low -  UCHAR   ucDAC2_CV_BG_Adjustment; -  UCHAR   ucDAC2_CV_DAC_Adjustment; -  USHORT  usDAC2_CV_FORCE_Data; -  USHORT  usDAC2_CV_MUX_RegisterIndex; -  UCHAR   ucDAC2_CV_MUX_RegisterInfo;       //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low -  UCHAR   ucDAC2_PAL_BG_Adjustment; -  UCHAR   ucDAC2_PAL_DAC_Adjustment; -  USHORT  usDAC2_TV2_FORCE_Data; -}COMPASSIONATE_DATA; - -/****************************Supported Device Info Table Definitions**********************/ -//  ucConnectInfo: -//    [7:4] - connector type -//      = 1   - VGA connector -//      = 2   - DVI-I -//      = 3   - DVI-D -//      = 4   - DVI-A -//      = 5   - SVIDEO -//      = 6   - COMPOSITE -//      = 7   - LVDS -//      = 8   - DIGITAL LINK -//      = 9   - SCART -//      = 0xA - HDMI_type A -//      = 0xB - HDMI_type B -//      = 0xE - Special case1 (DVI+DIN) -//      Others=TBD -//    [3:0] - DAC Associated -//      = 0   - no DAC -//      = 1   - DACA -//      = 2   - DACB -//      = 3   - External DAC -//      Others=TBD -// - -typedef struct _ATOM_CONNECTOR_INFO -{ -#if ATOM_BIG_ENDIAN -  UCHAR   bfConnectorType:4; -  UCHAR   bfAssociatedDAC:4; -#else -  UCHAR   bfAssociatedDAC:4; -  UCHAR   bfConnectorType:4; -#endif -}ATOM_CONNECTOR_INFO; - -typedef union _ATOM_CONNECTOR_INFO_ACCESS -{ -  ATOM_CONNECTOR_INFO sbfAccess; -  UCHAR               ucAccess; -}ATOM_CONNECTOR_INFO_ACCESS; - -typedef struct _ATOM_CONNECTOR_INFO_I2C -{ -  ATOM_CONNECTOR_INFO_ACCESS sucConnectorInfo; -  ATOM_I2C_ID_CONFIG_ACCESS  sucI2cId; -}ATOM_CONNECTOR_INFO_I2C; - - -typedef struct _ATOM_SUPPORTED_DEVICES_INFO -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  USHORT                    usDeviceSupport; -  ATOM_CONNECTOR_INFO_I2C   asConnInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO]; -}ATOM_SUPPORTED_DEVICES_INFO; - -#define NO_INT_SRC_MAPPED       0xFF - -typedef struct _ATOM_CONNECTOR_INC_SRC_BITMAP -{ -  UCHAR   ucIntSrcBitmap; -}ATOM_CONNECTOR_INC_SRC_BITMAP; - -typedef struct _ATOM_SUPPORTED_DEVICES_INFO_2 -{ -  ATOM_COMMON_TABLE_HEADER      sHeader; -  USHORT                        usDeviceSupport; -  ATOM_CONNECTOR_INFO_I2C       asConnInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO_2]; -  ATOM_CONNECTOR_INC_SRC_BITMAP asIntSrcInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO_2]; -}ATOM_SUPPORTED_DEVICES_INFO_2; - -typedef struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 -{ -  ATOM_COMMON_TABLE_HEADER      sHeader; -  USHORT                        usDeviceSupport; -  ATOM_CONNECTOR_INFO_I2C       asConnInfo[ATOM_MAX_SUPPORTED_DEVICE]; -  ATOM_CONNECTOR_INC_SRC_BITMAP asIntSrcInfo[ATOM_MAX_SUPPORTED_DEVICE]; -}ATOM_SUPPORTED_DEVICES_INFO_2d1; - -#define ATOM_SUPPORTED_DEVICES_INFO_LAST ATOM_SUPPORTED_DEVICES_INFO_2d1 - - - -typedef struct _ATOM_MISC_CONTROL_INFO -{ -   USHORT usFrequency; -   UCHAR  ucPLL_ChargePump;                            // PLL charge-pump gain control -   UCHAR  ucPLL_DutyCycle;                            // PLL duty cycle control -   UCHAR  ucPLL_VCO_Gain;                              // PLL VCO gain control -   UCHAR  ucPLL_VoltageSwing;                         // PLL driver voltage swing control -}ATOM_MISC_CONTROL_INFO; - - -#define ATOM_MAX_MISC_INFO       4 - -typedef struct _ATOM_TMDS_INFO -{ -  ATOM_COMMON_TABLE_HEADER sHeader; -  USHORT                     usMaxFrequency;             // in 10Khz -  ATOM_MISC_CONTROL_INFO            asMiscInfo[ATOM_MAX_MISC_INFO]; -}ATOM_TMDS_INFO; - - -typedef struct _ATOM_ENCODER_ANALOG_ATTRIBUTE -{ -  UCHAR ucTVStandard;     //Same as TV standards defined above, -  UCHAR ucPadding[1]; -}ATOM_ENCODER_ANALOG_ATTRIBUTE; - -typedef struct _ATOM_ENCODER_DIGITAL_ATTRIBUTE -{ -  UCHAR ucAttribute;      //Same as other digital encoder attributes defined above -  UCHAR ucPadding[1]; -}ATOM_ENCODER_DIGITAL_ATTRIBUTE; - -typedef union _ATOM_ENCODER_ATTRIBUTE -{ -  ATOM_ENCODER_ANALOG_ATTRIBUTE sAlgAttrib; -  ATOM_ENCODER_DIGITAL_ATTRIBUTE sDigAttrib; -}ATOM_ENCODER_ATTRIBUTE; - - -typedef struct _DVO_ENCODER_CONTROL_PARAMETERS -{ -  USHORT usPixelClock; -  USHORT usEncoderID; -  UCHAR  ucDeviceType;                                    //Use ATOM_DEVICE_xxx1_Index to indicate device type only. -  UCHAR  ucAction;                                          //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT -  ATOM_ENCODER_ATTRIBUTE usDevAttr; -}DVO_ENCODER_CONTROL_PARAMETERS; - -typedef struct _DVO_ENCODER_CONTROL_PS_ALLOCATION -{ -  DVO_ENCODER_CONTROL_PARAMETERS    sDVOEncoder; -  WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION      sReserved;     //Caller doesn't need to init this portion -}DVO_ENCODER_CONTROL_PS_ALLOCATION; - - -#define ATOM_XTMDS_ASIC_SI164_ID        1 -#define ATOM_XTMDS_ASIC_SI178_ID        2 -#define ATOM_XTMDS_ASIC_TFP513_ID       3 -#define ATOM_XTMDS_SUPPORTED_SINGLELINK 0x00000001 -#define ATOM_XTMDS_SUPPORTED_DUALLINK   0x00000002 -#define ATOM_XTMDS_MVPU_FPGA            0x00000004 - - -typedef struct _ATOM_XTMDS_INFO -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  USHORT                     usSingleLinkMaxFrequency; -  ATOM_I2C_ID_CONFIG_ACCESS  sucI2cId;           //Point the ID on which I2C is used to control external chip -  UCHAR                      ucXtransimitterID; -  UCHAR                      ucSupportedLink;    // Bit field, bit0=1, single link supported;bit1=1,dual link supported -  UCHAR                      ucSequnceAlterID;   // Even with the same external TMDS asic, it's possible that the program seqence alters -                                                 // due to design. This ID is used to alert driver that the sequence is not "standard"! -  UCHAR                      ucMasterAddress;    // Address to control Master xTMDS Chip -  UCHAR                      ucSlaveAddress;     // Address to control Slave xTMDS Chip -}ATOM_XTMDS_INFO; - -typedef struct _DFP_DPMS_STATUS_CHANGE_PARAMETERS -{ -  UCHAR ucEnable;                     // ATOM_ENABLE=On or ATOM_DISABLE=Off -  UCHAR ucDevice;                     // ATOM_DEVICE_DFP1_INDEX.... -  UCHAR ucPadding[2]; -}DFP_DPMS_STATUS_CHANGE_PARAMETERS; - -/****************************Legacy Power Play Table Definitions **********************/ - -//Definitions for ulPowerPlayMiscInfo -#define ATOM_PM_MISCINFO_SPLIT_CLOCK                     0x00000000L -#define ATOM_PM_MISCINFO_USING_MCLK_SRC                  0x00000001L -#define ATOM_PM_MISCINFO_USING_SCLK_SRC                  0x00000002L - -#define ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT            0x00000004L -#define ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH        0x00000008L - -#define ATOM_PM_MISCINFO_LOAD_PERFORMANCE_EN             0x00000010L - -#define ATOM_PM_MISCINFO_ENGINE_CLOCK_CONTRL_EN          0x00000020L -#define ATOM_PM_MISCINFO_MEMORY_CLOCK_CONTRL_EN          0x00000040L -#define ATOM_PM_MISCINFO_PROGRAM_VOLTAGE                 0x00000080L  //When this bit set, ucVoltageDropIndex is not an index for GPIO pin, but a voltage ID that SW needs program - -#define ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN      0x00000100L -#define ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN         0x00000200L -#define ATOM_PM_MISCINFO_ASIC_SLEEP_MODE_EN              0x00000400L -#define ATOM_PM_MISCINFO_LOAD_BALANCE_EN                 0x00000800L -#define ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE     0x00001000L -#define ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE 0x00002000L -#define ATOM_PM_MISCINFO_LOW_LCD_REFRESH_RATE            0x00004000L - -#define ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE             0x00008000L -#define ATOM_PM_MISCINFO_OVER_CLOCK_MODE                 0x00010000L -#define ATOM_PM_MISCINFO_OVER_DRIVE_MODE                 0x00020000L -#define ATOM_PM_MISCINFO_POWER_SAVING_MODE               0x00040000L -#define ATOM_PM_MISCINFO_THERMAL_DIODE_MODE              0x00080000L - -#define ATOM_PM_MISCINFO_FRAME_MODULATION_MASK           0x00300000L  //0-FM Disable, 1-2 level FM, 2-4 level FM, 3-Reserved -#define ATOM_PM_MISCINFO_FRAME_MODULATION_SHIFT          20 - -#define ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE                 0x00400000L -#define ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2      0x00800000L -#define ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4      0x01000000L -#define ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN            0x02000000L  //When set, Dynamic -#define ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN        0x04000000L  //When set, Dynamic -#define ATOM_PM_MISCINFO_3D_ACCELERATION_EN              0x08000000L  //When set, This mode is for acceleated 3D mode - -#define ATOM_PM_MISCINFO_POWERPLAY_SETTINGS_GROUP_MASK   0x70000000L  //1-Optimal Battery Life Group, 2-High Battery, 3-Balanced, 4-High Performance, 5- Optimal Performance (Default state with Default clocks) -#define ATOM_PM_MISCINFO_POWERPLAY_SETTINGS_GROUP_SHIFT  28 -#define ATOM_PM_MISCINFO_ENABLE_BACK_BIAS                0x80000000L - -#define ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE            0x00000001L -#define ATOM_PM_MISCINFO2_MULTI_DISPLAY_SUPPORT          0x00000002L -#define ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN           0x00000004L -#define ATOM_PM_MISCINFO2_FS3D_OVERDRIVE_INFO            0x00000008L -#define ATOM_PM_MISCINFO2_FORCEDLOWPWR_MODE              0x00000010L -#define ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN       0x00000020L -#define ATOM_PM_MISCINFO2_VIDEO_PLAYBACK_CAPABLE         0x00000040L  //If this bit is set in multi-pp mode, then driver will pack up one with the minior power consumption. -                                                                      //If it's not set in any pp mode, driver will use its default logic to pick a pp mode in video playback -#define ATOM_PM_MISCINFO2_NOT_VALID_ON_DC                0x00000080L -#define ATOM_PM_MISCINFO2_STUTTER_MODE_EN                0x00000100L -#define ATOM_PM_MISCINFO2_UVD_SUPPORT_MODE               0x00000200L - -//ucTableFormatRevision=1 -//ucTableContentRevision=1 -typedef struct  _ATOM_POWERMODE_INFO -{ -  ULONG     ulMiscInfo;                 //The power level should be arranged in ascending order -  ULONG     ulReserved1;                // must set to 0 -  ULONG     ulReserved2;                // must set to 0 -  USHORT    usEngineClock; -  USHORT    usMemoryClock; -  UCHAR     ucVoltageDropIndex;         // index to GPIO table -  UCHAR     ucSelectedPanel_RefreshRate;// panel refresh rate -  UCHAR     ucMinTemperature; -  UCHAR     ucMaxTemperature; -  UCHAR     ucNumPciELanes;             // number of PCIE lanes -}ATOM_POWERMODE_INFO; - -//ucTableFormatRevision=2 -//ucTableContentRevision=1 -typedef struct  _ATOM_POWERMODE_INFO_V2 -{ -  ULONG     ulMiscInfo;                 //The power level should be arranged in ascending order -  ULONG     ulMiscInfo2; -  ULONG     ulEngineClock; -  ULONG     ulMemoryClock; -  UCHAR     ucVoltageDropIndex;         // index to GPIO table -  UCHAR     ucSelectedPanel_RefreshRate;// panel refresh rate -  UCHAR     ucMinTemperature; -  UCHAR     ucMaxTemperature; -  UCHAR     ucNumPciELanes;             // number of PCIE lanes -}ATOM_POWERMODE_INFO_V2; - -//ucTableFormatRevision=2 -//ucTableContentRevision=2 -typedef struct  _ATOM_POWERMODE_INFO_V3 -{ -  ULONG     ulMiscInfo;                 //The power level should be arranged in ascending order -  ULONG     ulMiscInfo2; -  ULONG     ulEngineClock; -  ULONG     ulMemoryClock; -  UCHAR     ucVoltageDropIndex;         // index to Core (VDDC) votage table -  UCHAR     ucSelectedPanel_RefreshRate;// panel refresh rate -  UCHAR     ucMinTemperature; -  UCHAR     ucMaxTemperature; -  UCHAR     ucNumPciELanes;             // number of PCIE lanes -  UCHAR     ucVDDCI_VoltageDropIndex;   // index to VDDCI votage table -}ATOM_POWERMODE_INFO_V3; - - -#define ATOM_MAX_NUMBEROF_POWER_BLOCK  8 - -#define ATOM_PP_OVERDRIVE_INTBITMAP_AUXWIN            0x01 -#define ATOM_PP_OVERDRIVE_INTBITMAP_OVERDRIVE         0x02 - -#define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_LM63      0x01 -#define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ADM1032   0x02 -#define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ADM1030   0x03 -#define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_MUA6649   0x04 -#define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_LM64      0x05 -#define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_F75375    0x06 -#define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ASC7512   0x07   // Andigilog - - -typedef struct  _ATOM_POWERPLAY_INFO -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  UCHAR    ucOverdriveThermalController; -  UCHAR    ucOverdriveI2cLine; -  UCHAR    ucOverdriveIntBitmap; -  UCHAR    ucOverdriveControllerAddress; -  UCHAR    ucSizeOfPowerModeEntry; -  UCHAR    ucNumOfPowerModeEntries; -  ATOM_POWERMODE_INFO asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK]; -}ATOM_POWERPLAY_INFO; - -typedef struct  _ATOM_POWERPLAY_INFO_V2 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  UCHAR    ucOverdriveThermalController; -  UCHAR    ucOverdriveI2cLine; -  UCHAR    ucOverdriveIntBitmap; -  UCHAR    ucOverdriveControllerAddress; -  UCHAR    ucSizeOfPowerModeEntry; -  UCHAR    ucNumOfPowerModeEntries; -  ATOM_POWERMODE_INFO_V2 asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK]; -}ATOM_POWERPLAY_INFO_V2; - -typedef struct  _ATOM_POWERPLAY_INFO_V3 -{ -  ATOM_COMMON_TABLE_HEADER   sHeader; -  UCHAR    ucOverdriveThermalController; -  UCHAR    ucOverdriveI2cLine; -  UCHAR    ucOverdriveIntBitmap; -  UCHAR    ucOverdriveControllerAddress; -  UCHAR    ucSizeOfPowerModeEntry; -  UCHAR    ucNumOfPowerModeEntries; -  ATOM_POWERMODE_INFO_V3 asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK]; -}ATOM_POWERPLAY_INFO_V3; - - - -/**************************************************************************/ - - -// Following definitions are for compatiblity issue in different SW components. -#define ATOM_MASTER_DATA_TABLE_REVISION   0x01 -#define Object_Info                       Object_Header -#define AdjustARB_SEQ                     MC_InitParameter -#define VRAM_GPIO_DetectionInfo           VoltageObjectInfo -#define ASIC_VDDCI_Info                   ASIC_ProfilingInfo -#define ASIC_MVDDQ_Info                   MemoryTrainingInfo -#define SS_Info                           PPLL_SS_Info -#define ASIC_MVDDC_Info                   ASIC_InternalSS_Info -#define DispDevicePriorityInfo            SaveRestoreInfo -#define DispOutInfo                       TV_VideoMode - - -#define ATOM_ENCODER_OBJECT_TABLE         ATOM_OBJECT_TABLE -#define ATOM_CONNECTOR_OBJECT_TABLE       ATOM_OBJECT_TABLE - -//New device naming, remove them when both DAL/VBIOS is ready -#define DFP2I_OUTPUT_CONTROL_PARAMETERS    CRT1_OUTPUT_CONTROL_PARAMETERS -#define DFP2I_OUTPUT_CONTROL_PS_ALLOCATION DFP2I_OUTPUT_CONTROL_PARAMETERS - -#define DFP1X_OUTPUT_CONTROL_PARAMETERS    CRT1_OUTPUT_CONTROL_PARAMETERS -#define DFP1X_OUTPUT_CONTROL_PS_ALLOCATION DFP1X_OUTPUT_CONTROL_PARAMETERS - -#define DFP1I_OUTPUT_CONTROL_PARAMETERS    DFP1_OUTPUT_CONTROL_PARAMETERS -#define DFP1I_OUTPUT_CONTROL_PS_ALLOCATION DFP1_OUTPUT_CONTROL_PS_ALLOCATION - -#define ATOM_DEVICE_DFP1I_SUPPORT          ATOM_DEVICE_DFP1_SUPPORT -#define ATOM_DEVICE_DFP1X_SUPPORT          ATOM_DEVICE_DFP2_SUPPORT - -#define ATOM_DEVICE_DFP1I_INDEX            ATOM_DEVICE_DFP1_INDEX -#define ATOM_DEVICE_DFP1X_INDEX            ATOM_DEVICE_DFP2_INDEX - -#define ATOM_DEVICE_DFP2I_INDEX            0x00000009 -#define ATOM_DEVICE_DFP2I_SUPPORT          (0x1L << ATOM_DEVICE_DFP2I_INDEX) - -#define ATOM_S0_DFP1I                      ATOM_S0_DFP1 -#define ATOM_S0_DFP1X                      ATOM_S0_DFP2 - -#define ATOM_S0_DFP2I                      0x00200000L -#define ATOM_S0_DFP2Ib2                    0x20 - -#define ATOM_S2_DFP1I_DPMS_STATE           ATOM_S2_DFP1_DPMS_STATE -#define ATOM_S2_DFP1X_DPMS_STATE           ATOM_S2_DFP2_DPMS_STATE - -#define ATOM_S2_DFP2I_DPMS_STATE           0x02000000L -#define ATOM_S2_DFP2I_DPMS_STATEb3         0x02 - -#define ATOM_S3_DFP2I_ACTIVEb1             0x02 - -#define ATOM_S3_DFP1I_ACTIVE               ATOM_S3_DFP1_ACTIVE -#define ATOM_S3_DFP1X_ACTIVE               ATOM_S3_DFP2_ACTIVE - -#define ATOM_S3_DFP2I_ACTIVE               0x00000200L - -#define ATOM_S3_DFP1I_CRTC_ACTIVE          ATOM_S3_DFP1_CRTC_ACTIVE -#define ATOM_S3_DFP1X_CRTC_ACTIVE          ATOM_S3_DFP2_CRTC_ACTIVE -#define ATOM_S3_DFP2I_CRTC_ACTIVE          0x02000000L - - -#define ATOM_S3_DFP2I_CRTC_ACTIVEb3        0x02 -#define ATOM_S5_DOS_REQ_DFP2Ib1            0x02 - -#define ATOM_S5_DOS_REQ_DFP2I              0x0200 -#define ATOM_S6_ACC_REQ_DFP1I              ATOM_S6_ACC_REQ_DFP1 -#define ATOM_S6_ACC_REQ_DFP1X              ATOM_S6_ACC_REQ_DFP2 - -#define ATOM_S6_ACC_REQ_DFP2Ib3            0x02 -#define ATOM_S6_ACC_REQ_DFP2I              0x02000000L - -#define TMDS1XEncoderControl               DVOEncoderControl -#define DFP1XOutputControl                 DVOOutputControl - -#define ExternalDFPOutputControl           DFP1XOutputControl -#define EnableExternalTMDS_Encoder         TMDS1XEncoderControl - -#define DFP1IOutputControl                 TMDSAOutputControl -#define DFP2IOutputControl                 LVTMAOutputControl - -#define DAC1_ENCODER_CONTROL_PARAMETERS    DAC_ENCODER_CONTROL_PARAMETERS -#define DAC1_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PS_ALLOCATION - -#define DAC2_ENCODER_CONTROL_PARAMETERS    DAC_ENCODER_CONTROL_PARAMETERS -#define DAC2_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PS_ALLOCATION - -#define ucDac1Standard  ucDacStandard -#define ucDac2Standard  ucDacStandard - -#define TMDS1EncoderControl TMDSAEncoderControl -#define TMDS2EncoderControl LVTMAEncoderControl - -#define DFP1OutputControl   TMDSAOutputControl -#define DFP2OutputControl   LVTMAOutputControl -#define CRT1OutputControl   DAC1OutputControl -#define CRT2OutputControl   DAC2OutputControl - -//These two lines will be removed for sure in a few days, will follow up with Michael V. -#define EnableLVDS_SS   EnableSpreadSpectrumOnPPLL -#define ENABLE_LVDS_SS_PARAMETERS_V3  ENABLE_SPREAD_SPECTRUM_ON_PPLL - -#define ATOM_S2_CRT1_DPMS_STATE         0x00010000L -#define ATOM_S2_LCD1_DPMS_STATE           ATOM_S2_CRT1_DPMS_STATE -#define ATOM_S2_TV1_DPMS_STATE          ATOM_S2_CRT1_DPMS_STATE -#define ATOM_S2_DFP1_DPMS_STATE         ATOM_S2_CRT1_DPMS_STATE -#define ATOM_S2_CRT2_DPMS_STATE         ATOM_S2_CRT1_DPMS_STATE - -#define ATOM_S6_ACC_REQ_TV2             0x00400000L -#define ATOM_DEVICE_TV2_INDEX           0x00000006 -#define ATOM_DEVICE_TV2_SUPPORT         (0x1L << ATOM_DEVICE_TV2_INDEX) -#define ATOM_S0_TV2                     0x00100000L -#define ATOM_S3_TV2_ACTIVE              ATOM_S3_DFP6_ACTIVE -#define ATOM_S3_TV2_CRTC_ACTIVE         ATOM_S3_DFP6_CRTC_ACTIVE - -/*********************************************************************************/ - -#pragma pack() // BIOS data must use byte aligment - -#pragma pack(1) - -typedef struct _ATOM_HOLE_INFO -{ -	USHORT	usOffset;		// offset of the hole ( from the start of the binary ) -	USHORT	usLength;		// length of the hole ( in bytes ) -}ATOM_HOLE_INFO; - -typedef struct _ATOM_SERVICE_DESCRIPTION -{ -   UCHAR   ucRevision;                               // Holes set revision -   UCHAR   ucAlgorithm;                              // Hash algorithm -   UCHAR   ucSignatureType;							 // Signature type ( 0 - no signature, 1 - test, 2 - production ) -   UCHAR   ucReserved; -   USHORT  usSigOffset;							     // Signature offset ( from the start of the binary ) -   USHORT  usSigLength;                              // Signature length -}ATOM_SERVICE_DESCRIPTION; - - -typedef struct _ATOM_SERVICE_INFO -{ -      ATOM_COMMON_TABLE_HEADER      asHeader; -      ATOM_SERVICE_DESCRIPTION		asDescr; -	  UCHAR							ucholesNo;		// number of holes that follow -	  ATOM_HOLE_INFO				holes[1];       // array of hole descriptions -}ATOM_SERVICE_INFO; - - - -#pragma pack() // BIOS data must use byte aligment - -// -// AMD ACPI Table -// -#pragma pack(1) - -typedef struct { -  ULONG Signature; -  ULONG TableLength;      //Length -  UCHAR Revision; -  UCHAR Checksum; -  UCHAR OemId[6]; -  UCHAR OemTableId[8];    //UINT64  OemTableId; -  ULONG OemRevision; -  ULONG CreatorId; -  ULONG CreatorRevision; -} AMD_ACPI_DESCRIPTION_HEADER; -/* -//EFI_ACPI_DESCRIPTION_HEADER from AcpiCommon.h -typedef struct { -  UINT32  Signature;       //0x0 -  UINT32  Length;          //0x4 -  UINT8   Revision;        //0x8 -  UINT8   Checksum;        //0x9 -  UINT8   OemId[6];        //0xA -  UINT64  OemTableId;      //0x10 -  UINT32  OemRevision;     //0x18 -  UINT32  CreatorId;       //0x1C -  UINT32  CreatorRevision; //0x20 -}EFI_ACPI_DESCRIPTION_HEADER; -*/ -typedef struct { -  AMD_ACPI_DESCRIPTION_HEADER SHeader; -  UCHAR TableUUID[16];    //0x24 -  ULONG VBIOSImageOffset; //0x34. Offset to the first GOP_VBIOS_CONTENT block from the beginning of the stucture. -  ULONG Lib1ImageOffset;  //0x38. Offset to the first GOP_LIB1_CONTENT block from the beginning of the stucture. -  ULONG Reserved[4];      //0x3C -}UEFI_ACPI_VFCT; - -typedef struct { -  ULONG  PCIBus;          //0x4C -  ULONG  PCIDevice;       //0x50 -  ULONG  PCIFunction;     //0x54 -  USHORT VendorID;        //0x58 -  USHORT DeviceID;        //0x5A -  USHORT SSVID;           //0x5C -  USHORT SSID;            //0x5E -  ULONG  Revision;        //0x60 -  ULONG  ImageLength;     //0x64 -}VFCT_IMAGE_HEADER; - - -typedef struct { -  VFCT_IMAGE_HEADER   VbiosHeader; -  UCHAR   VbiosContent[1]; -}GOP_VBIOS_CONTENT; - -typedef struct { -  VFCT_IMAGE_HEADER   Lib1Header; -  UCHAR   Lib1Content[1]; -}GOP_LIB1_CONTENT; - -#pragma pack() - - -#endif /* _ATOMBIOS_H */ - -#include "pptable.h" - diff --git a/drivers/gpu/drm/amd/amdgpu/atombios_dp.c b/drivers/gpu/drm/amd/amdgpu/atombios_dp.c index 9ba0a7d5bc8e..92b6acadfc52 100644 --- a/drivers/gpu/drm/amd/amdgpu/atombios_dp.c +++ b/drivers/gpu/drm/amd/amdgpu/atombios_dp.c @@ -139,7 +139,8 @@ amdgpu_atombios_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *m  	tx_buf[0] = msg->address & 0xff;  	tx_buf[1] = msg->address >> 8; -	tx_buf[2] = msg->request << 4; +	tx_buf[2] = (msg->request << 4) | +		((msg->address >> 16) & 0xf);  	tx_buf[3] = msg->size ? (msg->size - 1) : 0;  	switch (msg->request & ~DP_AUX_I2C_MOT) { diff --git a/drivers/gpu/drm/amd/amdgpu/atombios_encoders.c b/drivers/gpu/drm/amd/amdgpu/atombios_encoders.c index ae8caca61e04..cd6edc40c9cd 100644 --- a/drivers/gpu/drm/amd/amdgpu/atombios_encoders.c +++ b/drivers/gpu/drm/amd/amdgpu/atombios_encoders.c @@ -812,7 +812,7 @@ amdgpu_atombios_encoder_setup_dig_transmitter(struct drm_encoder *encoder, int a  			else  				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER; -			if ((adev->flags & AMDGPU_IS_APU) && +			if ((adev->flags & AMD_IS_APU) &&  			    (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {  				if (is_dp ||  				    !amdgpu_dig_monitor_is_duallink(encoder, amdgpu_encoder->pixel_clock)) { diff --git a/drivers/gpu/drm/amd/amdgpu/cik.c b/drivers/gpu/drm/amd/amdgpu/cik.c index 341c56681841..4b6ce74753cd 100644 --- a/drivers/gpu/drm/amd/amdgpu/cik.c +++ b/drivers/gpu/drm/amd/amdgpu/cik.c @@ -64,6 +64,8 @@  #include "oss/oss_2_0_d.h"  #include "oss/oss_2_0_sh_mask.h" +#include "amdgpu_amdkfd.h" +  /*   * Indirect registers accessor   */ @@ -836,7 +838,7 @@ static u32 cik_get_xclk(struct amdgpu_device *adev)  {  	u32 reference_clock = adev->clock.spll.reference_freq; -	if (adev->flags & AMDGPU_IS_APU) { +	if (adev->flags & AMD_IS_APU) {  		if (RREG32_SMC(ixGENERAL_PWRMGT) & GENERAL_PWRMGT__GPU_COUNTER_CLK_MASK)  			return reference_clock / 2;  	} else { @@ -1233,7 +1235,7 @@ static void cik_gpu_soft_reset(struct amdgpu_device *adev, u32 reset_mask)  	if (reset_mask & AMDGPU_RESET_VMC)  		srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_VMC_MASK; -	if (!(adev->flags & AMDGPU_IS_APU)) { +	if (!(adev->flags & AMD_IS_APU)) {  		if (reset_mask & AMDGPU_RESET_MC)  			srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_MC_MASK;  	} @@ -1409,7 +1411,7 @@ static void cik_gpu_pci_config_reset(struct amdgpu_device *adev)  		dev_warn(adev->dev, "Wait for MC idle timed out !\n");  	} -	if (adev->flags & AMDGPU_IS_APU) +	if (adev->flags & AMD_IS_APU)  		kv_save_regs_for_reset(adev, &kv_save);  	/* disable BM */ @@ -1427,7 +1429,7 @@ static void cik_gpu_pci_config_reset(struct amdgpu_device *adev)  	}  	/* does asic init need to be run first??? */ -	if (adev->flags & AMDGPU_IS_APU) +	if (adev->flags & AMD_IS_APU)  		kv_restore_regs_for_reset(adev, &kv_save);  } @@ -1568,7 +1570,7 @@ static void cik_pcie_gen3_enable(struct amdgpu_device *adev)  	if (amdgpu_pcie_gen2 == 0)  		return; -	if (adev->flags & AMDGPU_IS_APU) +	if (adev->flags & AMD_IS_APU)  		return;  	ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask); @@ -1728,7 +1730,7 @@ static void cik_program_aspm(struct amdgpu_device *adev)  		return;  	/* XXX double check APUs */ -	if (adev->flags & AMDGPU_IS_APU) +	if (adev->flags & AMD_IS_APU)  		return;  	orig = data = RREG32_PCIE(ixPCIE_LC_N_FTS_CNTL); @@ -2448,14 +2450,21 @@ static int cik_common_suspend(void *handle)  {  	struct amdgpu_device *adev = (struct amdgpu_device *)handle; +	amdgpu_amdkfd_suspend(adev); +  	return cik_common_hw_fini(adev);  }  static int cik_common_resume(void *handle)  { +	int r;  	struct amdgpu_device *adev = (struct amdgpu_device *)handle; -	return cik_common_hw_init(adev); +	r = cik_common_hw_init(adev); +	if (r) +		return r; + +	return amdgpu_amdkfd_resume(adev);  }  static bool cik_common_is_idle(void *handle) diff --git a/drivers/gpu/drm/amd/amdgpu/cik_sdma.c b/drivers/gpu/drm/amd/amdgpu/cik_sdma.c index ab83cc1ca4cc..9ea9de457da3 100644 --- a/drivers/gpu/drm/amd/amdgpu/cik_sdma.c +++ b/drivers/gpu/drm/amd/amdgpu/cik_sdma.c @@ -188,6 +188,19 @@ static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)  	WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);  } +static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count) +{ +	struct amdgpu_sdma *sdma = amdgpu_get_sdma_instance(ring); +	int i; + +	for (i = 0; i < count; i++) +		if (sdma && sdma->burst_nop && (i == 0)) +			amdgpu_ring_write(ring, ring->nop | +					  SDMA_NOP_COUNT(count - 1)); +		else +			amdgpu_ring_write(ring, ring->nop); +} +  /**   * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine   * @@ -213,8 +226,8 @@ static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,  	amdgpu_ring_write(ring, next_rptr);  	/* IB packet must end on a 8 DW boundary */ -	while ((ring->wptr & 7) != 4) -		amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0)); +	cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8); +  	amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));  	amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */  	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff); @@ -500,6 +513,9 @@ static int cik_sdma_load_microcode(struct amdgpu_device *adev)  		amdgpu_ucode_print_sdma_hdr(&hdr->header);  		fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;  		adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version); +		adev->sdma[i].feature_version = le32_to_cpu(hdr->ucode_feature_version); +		if (adev->sdma[i].feature_version >= 20) +			adev->sdma[i].burst_nop = true;  		fw_data = (const __le32 *)  			(adev->sdma[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));  		WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0); @@ -613,6 +629,7 @@ static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)  {  	struct amdgpu_device *adev = ring->adev;  	struct amdgpu_ib ib; +	struct fence *f = NULL;  	unsigned i;  	unsigned index;  	int r; @@ -628,12 +645,11 @@ static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)  	gpu_addr = adev->wb.gpu_addr + (index * 4);  	tmp = 0xCAFEDEAD;  	adev->wb.wb[index] = cpu_to_le32(tmp); - +	memset(&ib, 0, sizeof(ib));  	r = amdgpu_ib_get(ring, NULL, 256, &ib);  	if (r) { -		amdgpu_wb_free(adev, index);  		DRM_ERROR("amdgpu: failed to get ib (%d).\n", r); -		return r; +		goto err0;  	}  	ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0); @@ -642,20 +658,16 @@ static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)  	ib.ptr[3] = 1;  	ib.ptr[4] = 0xDEADBEEF;  	ib.length_dw = 5; +	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL, +						 AMDGPU_FENCE_OWNER_UNDEFINED, +						 &f); +	if (r) +		goto err1; -	r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED); +	r = fence_wait(f, false);  	if (r) { -		amdgpu_ib_free(adev, &ib); -		amdgpu_wb_free(adev, index); -		DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r); -		return r; -	} -	r = amdgpu_fence_wait(ib.fence, false); -	if (r) { -		amdgpu_ib_free(adev, &ib); -		amdgpu_wb_free(adev, index);  		DRM_ERROR("amdgpu: fence wait failed (%d).\n", r); -		return r; +		goto err1;  	}  	for (i = 0; i < adev->usec_timeout; i++) {  		tmp = le32_to_cpu(adev->wb.wb[index]); @@ -665,12 +677,17 @@ static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)  	}  	if (i < adev->usec_timeout) {  		DRM_INFO("ib test on ring %d succeeded in %u usecs\n", -			 ib.fence->ring->idx, i); +			 ring->idx, i); +		goto err1;  	} else {  		DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);  		r = -EINVAL;  	} + +err1: +	fence_put(f);  	amdgpu_ib_free(adev, &ib); +err0:  	amdgpu_wb_free(adev, index);  	return r;  } @@ -813,8 +830,19 @@ static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,   */  static void cik_sdma_vm_pad_ib(struct amdgpu_ib *ib)  { -	while (ib->length_dw & 0x7) -		ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0); +	struct amdgpu_sdma *sdma = amdgpu_get_sdma_instance(ib->ring); +	u32 pad_count; +	int i; + +	pad_count = (8 - (ib->length_dw & 0x7)) % 8; +	for (i = 0; i < pad_count; i++) +		if (sdma && sdma->burst_nop && (i == 0)) +			ib->ptr[ib->length_dw++] = +					SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) | +					SDMA_NOP_COUNT(pad_count - 1); +		else +			ib->ptr[ib->length_dw++] = +					SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);  }  /** @@ -1301,6 +1329,7 @@ static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {  	.test_ring = cik_sdma_ring_test_ring,  	.test_ib = cik_sdma_ring_test_ib,  	.is_lockup = cik_sdma_ring_is_lockup, +	.insert_nop = cik_sdma_ring_insert_nop,  };  static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev) @@ -1337,18 +1366,18 @@ static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)   * Used by the amdgpu ttm implementation to move pages if   * registered as the asic copy callback.   */ -static void cik_sdma_emit_copy_buffer(struct amdgpu_ring *ring, +static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,  				      uint64_t src_offset,  				      uint64_t dst_offset,  				      uint32_t byte_count)  { -	amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0)); -	amdgpu_ring_write(ring, byte_count); -	amdgpu_ring_write(ring, 0); /* src/dst endian swap */ -	amdgpu_ring_write(ring, lower_32_bits(src_offset)); -	amdgpu_ring_write(ring, upper_32_bits(src_offset)); -	amdgpu_ring_write(ring, lower_32_bits(dst_offset)); -	amdgpu_ring_write(ring, upper_32_bits(dst_offset)); +	ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0); +	ib->ptr[ib->length_dw++] = byte_count; +	ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */ +	ib->ptr[ib->length_dw++] = lower_32_bits(src_offset); +	ib->ptr[ib->length_dw++] = upper_32_bits(src_offset); +	ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset); +	ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);  }  /** @@ -1361,16 +1390,16 @@ static void cik_sdma_emit_copy_buffer(struct amdgpu_ring *ring,   *   * Fill GPU buffers using the DMA engine (CIK).   */ -static void cik_sdma_emit_fill_buffer(struct amdgpu_ring *ring, +static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,  				      uint32_t src_data,  				      uint64_t dst_offset,  				      uint32_t byte_count)  { -	amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0)); -	amdgpu_ring_write(ring, lower_32_bits(dst_offset)); -	amdgpu_ring_write(ring, upper_32_bits(dst_offset)); -	amdgpu_ring_write(ring, src_data); -	amdgpu_ring_write(ring, byte_count); +	ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0); +	ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset); +	ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset); +	ib->ptr[ib->length_dw++] = src_data; +	ib->ptr[ib->length_dw++] = byte_count;  }  static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = { @@ -1403,5 +1432,6 @@ static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)  	if (adev->vm_manager.vm_pte_funcs == NULL) {  		adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;  		adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring; +		adev->vm_manager.vm_pte_funcs_ring->is_pte_ring = true;  	}  } diff --git a/drivers/gpu/drm/amd/amdgpu/cikd.h b/drivers/gpu/drm/amd/amdgpu/cikd.h index d19085a97064..7f6d457f250a 100644 --- a/drivers/gpu/drm/amd/amdgpu/cikd.h +++ b/drivers/gpu/drm/amd/amdgpu/cikd.h @@ -487,6 +487,7 @@  					 (((op) & 0xFF) << 0))  /* sDMA opcodes */  #define	SDMA_OPCODE_NOP					  0 +#	define SDMA_NOP_COUNT(x)			  (((x) & 0x3FFF) << 16)  #define	SDMA_OPCODE_COPY				  1  #       define SDMA_COPY_SUB_OPCODE_LINEAR                0  #       define SDMA_COPY_SUB_OPCODE_TILED                 1 @@ -552,6 +553,12 @@  #define VCE_CMD_IB_AUTO		0x00000005  #define VCE_CMD_SEMAPHORE	0x00000006 +/* if PTR32, these are the bases for scratch and lds */ +#define	PRIVATE_BASE(x)	((x) << 0) /* scratch */ +#define	SHARED_BASE(x)	((x) << 16) /* LDS */ + +#define KFD_CIK_SDMA_QUEUE_OFFSET	0x200 +  /* valid for both DEFAULT_MTYPE and APE1_MTYPE */  enum {  	MTYPE_CACHED = 0, diff --git a/drivers/gpu/drm/amd/amdgpu/cz_dpm.c b/drivers/gpu/drm/amd/amdgpu/cz_dpm.c index f75a31df30bd..44fa96ad4709 100644 --- a/drivers/gpu/drm/amd/amdgpu/cz_dpm.c +++ b/drivers/gpu/drm/amd/amdgpu/cz_dpm.c @@ -494,29 +494,67 @@ static void cz_dpm_fini(struct amdgpu_device *adev)  	amdgpu_free_extended_power_table(adev);  } +#define ixSMUSVI_NB_CURRENTVID 0xD8230044 +#define CURRENT_NB_VID_MASK 0xff000000 +#define CURRENT_NB_VID__SHIFT 24 +#define ixSMUSVI_GFX_CURRENTVID  0xD8230048 +#define CURRENT_GFX_VID_MASK 0xff000000 +#define CURRENT_GFX_VID__SHIFT 24 +  static void  cz_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,  					       struct seq_file *m)  { +	struct cz_power_info *pi = cz_get_pi(adev);  	struct amdgpu_clock_voltage_dependency_table *table =  		&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk; -	u32 current_index = -		(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) & -		TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >> -		TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT; -	u32 sclk, tmp; -	u16 vddc; - -	if (current_index >= NUM_SCLK_LEVELS) { -		seq_printf(m, "invalid dpm profile %d\n", current_index); +	struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table = +		&adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table; +	struct amdgpu_vce_clock_voltage_dependency_table *vce_table = +		&adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table; +	u32 sclk_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX), +				       TARGET_AND_CURRENT_PROFILE_INDEX, CURR_SCLK_INDEX); +	u32 uvd_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2), +				      TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_UVD_INDEX); +	u32 vce_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2), +				      TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_VCE_INDEX); +	u32 sclk, vclk, dclk, ecclk, tmp; +	u16 vddnb, vddgfx; + +	if (sclk_index >= NUM_SCLK_LEVELS) { +		seq_printf(m, "invalid sclk dpm profile %d\n", sclk_index);  	} else { -		sclk = table->entries[current_index].clk; -		tmp = (RREG32_SMC(ixSMU_VOLTAGE_STATUS) & -			SMU_VOLTAGE_STATUS__SMU_VOLTAGE_CURRENT_LEVEL_MASK) >> -			SMU_VOLTAGE_STATUS__SMU_VOLTAGE_CURRENT_LEVEL__SHIFT; -		vddc = cz_convert_8bit_index_to_voltage(adev, (u16)tmp); -		seq_printf(m, "power level %d    sclk: %u vddc: %u\n", -			   current_index, sclk, vddc); +		sclk = table->entries[sclk_index].clk; +		seq_printf(m, "%u sclk: %u\n", sclk_index, sclk); +	} + +	tmp = (RREG32_SMC(ixSMUSVI_NB_CURRENTVID) & +	       CURRENT_NB_VID_MASK) >> CURRENT_NB_VID__SHIFT; +	vddnb = cz_convert_8bit_index_to_voltage(adev, (u16)tmp); +	tmp = (RREG32_SMC(ixSMUSVI_GFX_CURRENTVID) & +	       CURRENT_GFX_VID_MASK) >> CURRENT_GFX_VID__SHIFT; +	vddgfx = cz_convert_8bit_index_to_voltage(adev, (u16)tmp); +	seq_printf(m, "vddnb: %u vddgfx: %u\n", vddnb, vddgfx); + +	seq_printf(m, "uvd    %sabled\n", pi->uvd_power_gated ? "dis" : "en"); +	if (!pi->uvd_power_gated) { +		if (uvd_index >= CZ_MAX_HARDWARE_POWERLEVELS) { +			seq_printf(m, "invalid uvd dpm level %d\n", uvd_index); +		} else { +			vclk = uvd_table->entries[uvd_index].vclk; +			dclk = uvd_table->entries[uvd_index].dclk; +			seq_printf(m, "%u uvd vclk: %u dclk: %u\n", uvd_index, vclk, dclk); +		} +	} + +	seq_printf(m, "vce    %sabled\n", pi->vce_power_gated ? "dis" : "en"); +	if (!pi->vce_power_gated) { +		if (vce_index >= CZ_MAX_HARDWARE_POWERLEVELS) { +			seq_printf(m, "invalid vce dpm level %d\n", vce_index); +		} else { +			ecclk = vce_table->entries[vce_index].ecclk; +			seq_printf(m, "%u vce ecclk: %u\n", vce_index, ecclk); +		}  	}  } @@ -1558,9 +1596,9 @@ static int cz_dpm_update_low_memory_pstate(struct amdgpu_device *adev)  	if (pi->sys_info.nb_dpm_enable) {  		if (ps->force_high) -			cz_dpm_nbdpm_lm_pstate_enable(adev, true); -		else  			cz_dpm_nbdpm_lm_pstate_enable(adev, false); +		else +			cz_dpm_nbdpm_lm_pstate_enable(adev, true);  	}  	return ret; @@ -1679,25 +1717,31 @@ static int cz_dpm_unforce_dpm_levels(struct amdgpu_device *adev)  	if (ret)  		return ret; -	DRM_INFO("DPM unforce state min=%d, max=%d.\n", -			pi->sclk_dpm.soft_min_clk, -			pi->sclk_dpm.soft_max_clk); +	DRM_DEBUG("DPM unforce state min=%d, max=%d.\n", +		  pi->sclk_dpm.soft_min_clk, +		  pi->sclk_dpm.soft_max_clk);  	return 0;  }  static int cz_dpm_force_dpm_level(struct amdgpu_device *adev, -				enum amdgpu_dpm_forced_level level) +				  enum amdgpu_dpm_forced_level level)  {  	int ret = 0;  	switch (level) {  	case AMDGPU_DPM_FORCED_LEVEL_HIGH: +		ret = cz_dpm_unforce_dpm_levels(adev); +		if (ret) +			return ret;  		ret = cz_dpm_force_highest(adev);  		if (ret)  			return ret;  		break;  	case AMDGPU_DPM_FORCED_LEVEL_LOW: +		ret = cz_dpm_unforce_dpm_levels(adev); +		if (ret) +			return ret;  		ret = cz_dpm_force_lowest(adev);  		if (ret)  			return ret; @@ -1711,6 +1755,8 @@ static int cz_dpm_force_dpm_level(struct amdgpu_device *adev,  		break;  	} +	adev->pm.dpm.forced_level = level; +  	return ret;  } diff --git a/drivers/gpu/drm/amd/amdgpu/dce_v10_0.c b/drivers/gpu/drm/amd/amdgpu/dce_v10_0.c index 6e77964f1b64..e4d101b1252a 100644 --- a/drivers/gpu/drm/amd/amdgpu/dce_v10_0.c +++ b/drivers/gpu/drm/amd/amdgpu/dce_v10_0.c @@ -126,9 +126,31 @@ static const u32 tonga_mgcg_cgcg_init[] =  	mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,  }; +static const u32 golden_settings_fiji_a10[] = +{ +	mmDCI_CLK_CNTL, 0x00000080, 0x00000000, +	mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070, +	mmFBC_MISC, 0x1f311fff, 0x12300000, +	mmHDMI_CONTROL, 0x31000111, 0x00000011, +}; + +static const u32 fiji_mgcg_cgcg_init[] = +{ +	mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100, +	mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000, +}; +  static void dce_v10_0_init_golden_registers(struct amdgpu_device *adev)  {  	switch (adev->asic_type) { +	case CHIP_FIJI: +		amdgpu_program_register_sequence(adev, +						 fiji_mgcg_cgcg_init, +						 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init)); +		amdgpu_program_register_sequence(adev, +						 golden_settings_fiji_a10, +						 (const u32)ARRAY_SIZE(golden_settings_fiji_a10)); +		break;  	case CHIP_TONGA:  		amdgpu_program_register_sequence(adev,  						 tonga_mgcg_cgcg_init, @@ -803,11 +825,11 @@ static u32 dce_v10_0_line_buffer_adjust(struct amdgpu_device *adev,  			buffer_alloc = 2;  		} else if (mode->crtc_hdisplay < 4096) {  			mem_cfg = 0; -			buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4; +			buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;  		} else {  			DRM_DEBUG_KMS("Mode too big for LB!\n");  			mem_cfg = 0; -			buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4; +			buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;  		}  	} else {  		mem_cfg = 1; @@ -1331,7 +1353,7 @@ static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,  	tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);  	WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);  	tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset); -	tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a); +	tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);  	tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);  	WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);  	/* restore original selection */ @@ -2632,6 +2654,7 @@ static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)  	struct drm_device *dev = crtc->dev;  	struct amdgpu_device *adev = dev->dev_private;  	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); +	unsigned type;  	switch (mode) {  	case DRM_MODE_DPMS_ON: @@ -2640,6 +2663,9 @@ static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)  		dce_v10_0_vga_enable(crtc, true);  		amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);  		dce_v10_0_vga_enable(crtc, false); +		/* Make sure VBLANK interrupt is still enabled */ +		type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id); +		amdgpu_irq_update(adev, &adev->crtc_irq, type);  		drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);  		dce_v10_0_crtc_load_lut(crtc);  		break; @@ -2884,6 +2910,7 @@ static int dce_v10_0_early_init(void *handle)  	dce_v10_0_set_irq_funcs(adev);  	switch (adev->asic_type) { +	case CHIP_FIJI:  	case CHIP_TONGA:  		adev->mode_info.num_crtc = 6; /* XXX 7??? */  		adev->mode_info.num_hpd = 6; diff --git a/drivers/gpu/drm/amd/amdgpu/dce_v11_0.c b/drivers/gpu/drm/amd/amdgpu/dce_v11_0.c index 7f7abb0e0be5..6411e8244671 100644 --- a/drivers/gpu/drm/amd/amdgpu/dce_v11_0.c +++ b/drivers/gpu/drm/amd/amdgpu/dce_v11_0.c @@ -801,11 +801,11 @@ static u32 dce_v11_0_line_buffer_adjust(struct amdgpu_device *adev,  			buffer_alloc = 2;  		} else if (mode->crtc_hdisplay < 4096) {  			mem_cfg = 0; -			buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4; +			buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;  		} else {  			DRM_DEBUG_KMS("Mode too big for LB!\n");  			mem_cfg = 0; -			buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4; +			buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;  		}  	} else {  		mem_cfg = 1; @@ -1329,7 +1329,7 @@ static void dce_v11_0_program_watermarks(struct amdgpu_device *adev,  	tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);  	WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);  	tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset); -	tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a); +	tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);  	tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);  	WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);  	/* restore original selection */ @@ -2631,6 +2631,7 @@ static void dce_v11_0_crtc_dpms(struct drm_crtc *crtc, int mode)  	struct drm_device *dev = crtc->dev;  	struct amdgpu_device *adev = dev->dev_private;  	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); +	unsigned type;  	switch (mode) {  	case DRM_MODE_DPMS_ON: @@ -2639,6 +2640,9 @@ static void dce_v11_0_crtc_dpms(struct drm_crtc *crtc, int mode)  		dce_v11_0_vga_enable(crtc, true);  		amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);  		dce_v11_0_vga_enable(crtc, false); +		/* Make sure VBLANK interrupt is still enabled */ +		type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id); +		amdgpu_irq_update(adev, &adev->crtc_irq, type);  		drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);  		dce_v11_0_crtc_load_lut(crtc);  		break; diff --git a/drivers/gpu/drm/amd/amdgpu/dce_v8_0.c b/drivers/gpu/drm/amd/amdgpu/dce_v8_0.c index 08387dfd98a7..c86911c2ea2a 100644 --- a/drivers/gpu/drm/amd/amdgpu/dce_v8_0.c +++ b/drivers/gpu/drm/amd/amdgpu/dce_v8_0.c @@ -770,11 +770,11 @@ static u32 dce_v8_0_line_buffer_adjust(struct amdgpu_device *adev,  			buffer_alloc = 2;  		} else if (mode->crtc_hdisplay < 4096) {  			tmp = 0; -			buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4; +			buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;  		} else {  			DRM_DEBUG_KMS("Mode too big for LB!\n");  			tmp = 0; -			buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4; +			buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;  		}  	} else {  		tmp = 1; @@ -2566,6 +2566,7 @@ static void dce_v8_0_crtc_dpms(struct drm_crtc *crtc, int mode)  	struct drm_device *dev = crtc->dev;  	struct amdgpu_device *adev = dev->dev_private;  	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); +	unsigned type;  	switch (mode) {  	case DRM_MODE_DPMS_ON: @@ -2574,6 +2575,9 @@ static void dce_v8_0_crtc_dpms(struct drm_crtc *crtc, int mode)  		dce_v8_0_vga_enable(crtc, true);  		amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);  		dce_v8_0_vga_enable(crtc, false); +		/* Make sure VBLANK interrupt is still enabled */ +		type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id); +		amdgpu_irq_update(adev, &adev->crtc_irq, type);  		drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);  		dce_v8_0_crtc_load_lut(crtc);  		break; diff --git a/drivers/gpu/drm/amd/amdgpu/fiji_dpm.c b/drivers/gpu/drm/amd/amdgpu/fiji_dpm.c new file mode 100644 index 000000000000..8f9845d9a986 --- /dev/null +++ b/drivers/gpu/drm/amd/amdgpu/fiji_dpm.c @@ -0,0 +1,181 @@ +/* + * Copyright 2014 Advanced Micro Devices, Inc. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR + * OTHER DEALINGS IN THE SOFTWARE. + * + */ + +#include <linux/firmware.h> +#include "drmP.h" +#include "amdgpu.h" +#include "fiji_smumgr.h" + +MODULE_FIRMWARE("amdgpu/fiji_smc.bin"); + +static void fiji_dpm_set_funcs(struct amdgpu_device *adev); + +static int fiji_dpm_early_init(void *handle) +{ +	struct amdgpu_device *adev = (struct amdgpu_device *)handle; + +	fiji_dpm_set_funcs(adev); + +	return 0; +} + +static int fiji_dpm_init_microcode(struct amdgpu_device *adev) +{ +	char fw_name[30] = "amdgpu/fiji_smc.bin"; +	int err; + +	err = request_firmware(&adev->pm.fw, fw_name, adev->dev); +	if (err) +		goto out; +	err = amdgpu_ucode_validate(adev->pm.fw); + +out: +	if (err) { +		DRM_ERROR("Failed to load firmware \"%s\"", fw_name); +		release_firmware(adev->pm.fw); +		adev->pm.fw = NULL; +	} +	return err; +} + +static int fiji_dpm_sw_init(void *handle) +{ +	int ret; +	struct amdgpu_device *adev = (struct amdgpu_device *)handle; + +	ret = fiji_dpm_init_microcode(adev); +	if (ret) +		return ret; + +	return 0; +} + +static int fiji_dpm_sw_fini(void *handle) +{ +	return 0; +} + +static int fiji_dpm_hw_init(void *handle) +{ +	int ret; +	struct amdgpu_device *adev = (struct amdgpu_device *)handle; + +	mutex_lock(&adev->pm.mutex); + +	ret = fiji_smu_init(adev); +	if (ret) { +		DRM_ERROR("SMU initialization failed\n"); +		goto fail; +	} + +	ret = fiji_smu_start(adev); +	if (ret) { +		DRM_ERROR("SMU start failed\n"); +		goto fail; +	} + +	mutex_unlock(&adev->pm.mutex); +	return 0; + +fail: +	adev->firmware.smu_load = false; +	mutex_unlock(&adev->pm.mutex); +	return -EINVAL; +} + +static int fiji_dpm_hw_fini(void *handle) +{ +	struct amdgpu_device *adev = (struct amdgpu_device *)handle; +	mutex_lock(&adev->pm.mutex); +	fiji_smu_fini(adev); +	mutex_unlock(&adev->pm.mutex); +	return 0; +} + +static int fiji_dpm_suspend(void *handle) +{ +	struct amdgpu_device *adev = (struct amdgpu_device *)handle; + +	fiji_dpm_hw_fini(adev); + +	return 0; +} + +static int fiji_dpm_resume(void *handle) +{ +	struct amdgpu_device *adev = (struct amdgpu_device *)handle; + +	fiji_dpm_hw_init(adev); + +	return 0; +} + +static int fiji_dpm_set_clockgating_state(void *handle, +			enum amd_clockgating_state state) +{ +	return 0; +} + +static int fiji_dpm_set_powergating_state(void *handle, +			enum amd_powergating_state state) +{ +	return 0; +} + +const struct amd_ip_funcs fiji_dpm_ip_funcs = { +	.early_init = fiji_dpm_early_init, +	.late_init = NULL, +	.sw_init = fiji_dpm_sw_init, +	.sw_fini = fiji_dpm_sw_fini, +	.hw_init = fiji_dpm_hw_init, +	.hw_fini = fiji_dpm_hw_fini, +	.suspend = fiji_dpm_suspend, +	.resume = fiji_dpm_resume, +	.is_idle = NULL, +	.wait_for_idle = NULL, +	.soft_reset = NULL, +	.print_status = NULL, +	.set_clockgating_state = fiji_dpm_set_clockgating_state, +	.set_powergating_state = fiji_dpm_set_powergating_state, +}; + +static const struct amdgpu_dpm_funcs fiji_dpm_funcs = { +	.get_temperature = NULL, +	.pre_set_power_state = NULL, +	.set_power_state = NULL, +	.post_set_power_state = NULL, +	.display_configuration_changed = NULL, +	.get_sclk = NULL, +	.get_mclk = NULL, +	.print_power_state = NULL, +	.debugfs_print_current_performance_level = NULL, +	.force_performance_level = NULL, +	.vblank_too_short = NULL, +	.powergate_uvd = NULL, +}; + +static void fiji_dpm_set_funcs(struct amdgpu_device *adev) +{ +	if (NULL == adev->pm.funcs) +		adev->pm.funcs = &fiji_dpm_funcs; +} diff --git a/drivers/gpu/drm/amd/amdgpu/fiji_ppsmc.h b/drivers/gpu/drm/amd/amdgpu/fiji_ppsmc.h new file mode 100644 index 000000000000..3c4824082990 --- /dev/null +++ b/drivers/gpu/drm/amd/amdgpu/fiji_ppsmc.h @@ -0,0 +1,182 @@ +/* + * Copyright 2014 Advanced Micro Devices, Inc. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR + * OTHER DEALINGS IN THE SOFTWARE. + * + */ + +#ifndef FIJI_PP_SMC_H +#define FIJI_PP_SMC_H + +#pragma pack(push, 1) + +#define PPSMC_SWSTATE_FLAG_DC                           0x01 +#define PPSMC_SWSTATE_FLAG_UVD                          0x02 +#define PPSMC_SWSTATE_FLAG_VCE                          0x04 + +#define PPSMC_THERMAL_PROTECT_TYPE_INTERNAL             0x00 +#define PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL             0x01 +#define PPSMC_THERMAL_PROTECT_TYPE_NONE                 0xff + +#define PPSMC_SYSTEMFLAG_GPIO_DC                        0x01 +#define PPSMC_SYSTEMFLAG_STEPVDDC                       0x02 +#define PPSMC_SYSTEMFLAG_GDDR5                          0x04 + +#define PPSMC_SYSTEMFLAG_DISABLE_BABYSTEP               0x08 + +#define PPSMC_SYSTEMFLAG_REGULATOR_HOT                  0x10 +#define PPSMC_SYSTEMFLAG_REGULATOR_HOT_ANALOG           0x20 + +#define PPSMC_EXTRAFLAGS_AC2DC_ACTION_MASK              0x07 +#define PPSMC_EXTRAFLAGS_AC2DC_DONT_WAIT_FOR_VBLANK     0x08 + +#define PPSMC_EXTRAFLAGS_AC2DC_ACTION_GOTODPMLOWSTATE   0x00 +#define PPSMC_EXTRAFLAGS_AC2DC_ACTION_GOTOINITIALSTATE  0x01 + +#define PPSMC_DPM2FLAGS_TDPCLMP                         0x01 +#define PPSMC_DPM2FLAGS_PWRSHFT                         0x02 +#define PPSMC_DPM2FLAGS_OCP                             0x04 + +#define PPSMC_DISPLAY_WATERMARK_LOW                     0 +#define PPSMC_DISPLAY_WATERMARK_HIGH                    1 + +#define PPSMC_STATEFLAG_AUTO_PULSE_SKIP    		0x01 +#define PPSMC_STATEFLAG_POWERBOOST         		0x02 +#define PPSMC_STATEFLAG_PSKIP_ON_TDP_FAULT 		0x04 +#define PPSMC_STATEFLAG_POWERSHIFT         		0x08 +#define PPSMC_STATEFLAG_SLOW_READ_MARGIN   		0x10 +#define PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE 		0x20 +#define PPSMC_STATEFLAG_DEEPSLEEP_BYPASS   		0x40 + +#define FDO_MODE_HARDWARE 0 +#define FDO_MODE_PIECE_WISE_LINEAR 1 + +enum FAN_CONTROL { +	FAN_CONTROL_FUZZY, +	FAN_CONTROL_TABLE +}; + +//Gemini Modes +#define PPSMC_GeminiModeNone   0  //Single GPU board +#define PPSMC_GeminiModeMaster 1  //Master GPU on a Gemini board +#define PPSMC_GeminiModeSlave  2  //Slave GPU on a Gemini board + +#define PPSMC_Result_OK             			((uint16_t)0x01) +#define PPSMC_Result_NoMore         			((uint16_t)0x02) +#define PPSMC_Result_NotNow         			((uint16_t)0x03) +#define PPSMC_Result_Failed         			((uint16_t)0xFF) +#define PPSMC_Result_UnknownCmd     			((uint16_t)0xFE) +#define PPSMC_Result_UnknownVT      			((uint16_t)0xFD) + +typedef uint16_t PPSMC_Result; + +#define PPSMC_isERROR(x) ((uint16_t)0x80 & (x)) + +#define PPSMC_MSG_Halt                      		((uint16_t)0x10) +#define PPSMC_MSG_Resume                    		((uint16_t)0x11) +#define PPSMC_MSG_EnableDPMLevel            		((uint16_t)0x12) +#define PPSMC_MSG_ZeroLevelsDisabled        		((uint16_t)0x13) +#define PPSMC_MSG_OneLevelsDisabled         		((uint16_t)0x14) +#define PPSMC_MSG_TwoLevelsDisabled         		((uint16_t)0x15) +#define PPSMC_MSG_EnableThermalInterrupt    		((uint16_t)0x16) +#define PPSMC_MSG_RunningOnAC               		((uint16_t)0x17) +#define PPSMC_MSG_LevelUp                   		((uint16_t)0x18) +#define PPSMC_MSG_LevelDown                 		((uint16_t)0x19) +#define PPSMC_MSG_ResetDPMCounters          		((uint16_t)0x1a) +#define PPSMC_MSG_SwitchToSwState           		((uint16_t)0x20) +#define PPSMC_MSG_SwitchToSwStateLast       		((uint16_t)0x3f) +#define PPSMC_MSG_SwitchToInitialState      		((uint16_t)0x40) +#define PPSMC_MSG_NoForcedLevel             		((uint16_t)0x41) +#define PPSMC_MSG_ForceHigh                 		((uint16_t)0x42) +#define PPSMC_MSG_ForceMediumOrHigh         		((uint16_t)0x43) +#define PPSMC_MSG_SwitchToMinimumPower      		((uint16_t)0x51) +#define PPSMC_MSG_ResumeFromMinimumPower    		((uint16_t)0x52) +#define PPSMC_MSG_EnableCac                 		((uint16_t)0x53) +#define PPSMC_MSG_DisableCac                		((uint16_t)0x54) +#define PPSMC_DPMStateHistoryStart          		((uint16_t)0x55) +#define PPSMC_DPMStateHistoryStop           		((uint16_t)0x56) +#define PPSMC_CACHistoryStart               		((uint16_t)0x57) +#define PPSMC_CACHistoryStop                		((uint16_t)0x58) +#define PPSMC_TDPClampingActive             		((uint16_t)0x59) +#define PPSMC_TDPClampingInactive           		((uint16_t)0x5A) +#define PPSMC_StartFanControl               		((uint16_t)0x5B) +#define PPSMC_StopFanControl                		((uint16_t)0x5C) +#define PPSMC_NoDisplay                     		((uint16_t)0x5D) +#define PPSMC_HasDisplay                    		((uint16_t)0x5E) +#define PPSMC_MSG_UVDPowerOFF               		((uint16_t)0x60) +#define PPSMC_MSG_UVDPowerON                		((uint16_t)0x61) +#define PPSMC_MSG_EnableULV                 		((uint16_t)0x62) +#define PPSMC_MSG_DisableULV                		((uint16_t)0x63) +#define PPSMC_MSG_EnterULV                  		((uint16_t)0x64) +#define PPSMC_MSG_ExitULV                   		((uint16_t)0x65) +#define PPSMC_PowerShiftActive              		((uint16_t)0x6A) +#define PPSMC_PowerShiftInactive            		((uint16_t)0x6B) +#define PPSMC_OCPActive                     		((uint16_t)0x6C) +#define PPSMC_OCPInactive                   		((uint16_t)0x6D) +#define PPSMC_CACLongTermAvgEnable          		((uint16_t)0x6E) +#define PPSMC_CACLongTermAvgDisable         		((uint16_t)0x6F) +#define PPSMC_MSG_InferredStateSweep_Start  		((uint16_t)0x70) +#define PPSMC_MSG_InferredStateSweep_Stop   		((uint16_t)0x71) +#define PPSMC_MSG_SwitchToLowestInfState    		((uint16_t)0x72) +#define PPSMC_MSG_SwitchToNonInfState       		((uint16_t)0x73) +#define PPSMC_MSG_AllStateSweep_Start       		((uint16_t)0x74) +#define PPSMC_MSG_AllStateSweep_Stop        		((uint16_t)0x75) +#define PPSMC_MSG_SwitchNextLowerInfState   		((uint16_t)0x76) +#define PPSMC_MSG_SwitchNextHigherInfState  		((uint16_t)0x77) +#define PPSMC_MSG_MclkRetrainingTest        		((uint16_t)0x78) +#define PPSMC_MSG_ForceTDPClamping          		((uint16_t)0x79) +#define PPSMC_MSG_CollectCAC_PowerCorreln   		((uint16_t)0x7A) +#define PPSMC_MSG_CollectCAC_WeightCalib    		((uint16_t)0x7B) +#define PPSMC_MSG_CollectCAC_SQonly         		((uint16_t)0x7C) +#define PPSMC_MSG_CollectCAC_TemperaturePwr 		((uint16_t)0x7D) +#define PPSMC_MSG_ExtremitiesTest_Start     		((uint16_t)0x7E) +#define PPSMC_MSG_ExtremitiesTest_Stop      		((uint16_t)0x7F) +#define PPSMC_FlushDataCache                		((uint16_t)0x80) +#define PPSMC_FlushInstrCache               		((uint16_t)0x81) +#define PPSMC_MSG_SetEnabledLevels          		((uint16_t)0x82) +#define PPSMC_MSG_SetForcedLevels           		((uint16_t)0x83) +#define PPSMC_MSG_ResetToDefaults           		((uint16_t)0x84) +#define PPSMC_MSG_SetForcedLevelsAndJump    		((uint16_t)0x85) +#define PPSMC_MSG_SetCACHistoryMode         		((uint16_t)0x86) +#define PPSMC_MSG_EnableDTE                 		((uint16_t)0x87) +#define PPSMC_MSG_DisableDTE                		((uint16_t)0x88) +#define PPSMC_MSG_SmcSpaceSetAddress        		((uint16_t)0x89) +#define PPSMC_MSG_SmcSpaceWriteDWordInc     		((uint16_t)0x8A) +#define PPSMC_MSG_SmcSpaceWriteWordInc      		((uint16_t)0x8B) +#define PPSMC_MSG_SmcSpaceWriteByteInc      		((uint16_t)0x8C) + +#define PPSMC_MSG_BREAK                     		((uint16_t)0xF8) + +#define PPSMC_MSG_Test                      		((uint16_t)0x100) +#define PPSMC_MSG_DRV_DRAM_ADDR_HI            		((uint16_t)0x250) +#define PPSMC_MSG_DRV_DRAM_ADDR_LO            		((uint16_t)0x251) +#define PPSMC_MSG_SMU_DRAM_ADDR_HI            		((uint16_t)0x252) +#define PPSMC_MSG_SMU_DRAM_ADDR_LO            		((uint16_t)0x253) +#define PPSMC_MSG_LoadUcodes                  		((uint16_t)0x254) + +typedef uint16_t PPSMC_Msg; + +#define PPSMC_EVENT_STATUS_THERMAL          		0x00000001 +#define PPSMC_EVENT_STATUS_REGULATORHOT     		0x00000002 +#define PPSMC_EVENT_STATUS_DC               		0x00000004 +#define PPSMC_EVENT_STATUS_GPIO17           		0x00000008 + +#pragma pack(pop) + +#endif diff --git a/drivers/gpu/drm/amd/amdgpu/fiji_smc.c b/drivers/gpu/drm/amd/amdgpu/fiji_smc.c new file mode 100644 index 000000000000..322edea65857 --- /dev/null +++ b/drivers/gpu/drm/amd/amdgpu/fiji_smc.c @@ -0,0 +1,857 @@ +/* + * Copyright 2014 Advanced Micro Devices, Inc. + * + * Permission is hereby granted, free of charge, to any person obtaining a + * copy of this software and associated documentation files (the "Software"), + * to deal in the Software without restriction, including without limitation + * the rights to use, copy, modify, merge, publish, distribute, sublicense, + * and/or sell copies of the Software, and to permit persons to whom the + * Software is furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR + * OTHER DEALINGS IN THE SOFTWARE. + * + */ + +#include <linux/firmware.h> +#include "drmP.h" +#include "amdgpu.h" +#include "fiji_ppsmc.h" +#include "fiji_smumgr.h" +#include "smu_ucode_xfer_vi.h" +#include "amdgpu_ucode.h" + +#include "smu/smu_7_1_3_d.h" +#include "smu/smu_7_1_3_sh_mask.h" + +#define FIJI_SMC_SIZE 0x20000 + +static int fiji_set_smc_sram_address(struct amdgpu_device *adev, uint32_t smc_address, uint32_t limit) +{ +	uint32_t val; + +	if (smc_address & 3) +		return -EINVAL; + +	if ((smc_address + 3) > limit) +		return -EINVAL; + +	WREG32(mmSMC_IND_INDEX_0, smc_address); + +	val = RREG32(mmSMC_IND_ACCESS_CNTL); +	val = REG_SET_FIELD(val, SMC_IND_ACCESS_CNTL, AUTO_INCREMENT_IND_0, 0); +	WREG32(mmSMC_IND_ACCESS_CNTL, val); + +	return 0; +} + +static int fiji_copy_bytes_to_smc(struct amdgpu_device *adev, uint32_t smc_start_address, const uint8_t *src, uint32_t byte_count, uint32_t limit) +{ +	uint32_t addr; +	uint32_t data, orig_data; +	int result = 0; +	uint32_t extra_shift; +	unsigned long flags; + +	if (smc_start_address & 3) +		return -EINVAL; + +	if ((smc_start_address + byte_count) > limit) +		return -EINVAL; + +	addr = smc_start_address; + +	spin_lock_irqsave(&adev->smc_idx_lock, flags); +	while (byte_count >= 4) { +		/* Bytes are written into the SMC addres space with the MSB first */ +		data = (src[0] << 24) + (src[1] << 16) + (src[2] << 8) + src[3]; + +		result = fiji_set_smc_sram_address(adev, addr, limit); + +		if (result) +			goto out; + +		WREG32(mmSMC_IND_DATA_0, data); + +		src += 4; +		byte_count -= 4; +		addr += 4; +	} + +	if (0 != byte_count) { +		/* Now write odd bytes left, do a read modify write cycle */ +		data = 0; + +		result = fiji_set_smc_sram_address(adev, addr, limit); +		if (result) +			goto out; + +		orig_data = RREG32(mmSMC_IND_DATA_0); +		extra_shift = 8 * (4 - byte_count); + +		while (byte_count > 0) { +			data = (data << 8) + *src++; +			byte_count--; +		} + +		data <<= extra_shift; +		data |= (orig_data & ~((~0UL) << extra_shift)); + +		result = fiji_set_smc_sram_address(adev, addr, limit); +		if (result) +			goto out; + +		WREG32(mmSMC_IND_DATA_0, data); +	} + +out: +	spin_unlock_irqrestore(&adev->smc_idx_lock, flags); +	return result; +} + +static int fiji_program_jump_on_start(struct amdgpu_device *adev) +{ +	static unsigned char data[] = {0xE0, 0x00, 0x80, 0x40}; +	fiji_copy_bytes_to_smc(adev, 0x0, data, 4, sizeof(data)+1); + +	return 0; +} + +static bool fiji_is_smc_ram_running(struct amdgpu_device *adev) +{ +	uint32_t val = RREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0); +	val = REG_GET_FIELD(val, SMC_SYSCON_CLOCK_CNTL_0, ck_disable); + +	return ((0 == val) && (0x20100 <= RREG32_SMC(ixSMC_PC_C))); +} + +static int wait_smu_response(struct amdgpu_device *adev) +{ +	int i; +	uint32_t val; + +	for (i = 0; i < adev->usec_timeout; i++) { +		val = RREG32(mmSMC_RESP_0); +		if (REG_GET_FIELD(val, SMC_RESP_0, SMC_RESP)) +			break; +		udelay(1); +	} + +	if (i == adev->usec_timeout) +		return -EINVAL; + +	return 0; +} + +static int fiji_send_msg_to_smc_offset(struct amdgpu_device *adev) +{ +	if (wait_smu_response(adev)) { +		DRM_ERROR("Failed to send previous message\n"); +		return -EINVAL; +	} + +	WREG32(mmSMC_MSG_ARG_0, 0x20000); +	WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_Test); + +	if (wait_smu_response(adev)) { +		DRM_ERROR("Failed to send message\n"); +		return -EINVAL; +	} + +	return 0; +} + +static int fiji_send_msg_to_smc(struct amdgpu_device *adev, PPSMC_Msg msg) +{ +	if (!fiji_is_smc_ram_running(adev)) +	{ +		return -EINVAL;; +	} + +	if (wait_smu_response(adev)) { +		DRM_ERROR("Failed to send previous message\n"); +		return -EINVAL; +	} + +	WREG32(mmSMC_MESSAGE_0, msg); + +	if (wait_smu_response(adev)) { +		DRM_ERROR("Failed to send message\n"); +		return -EINVAL; +	} + +	return 0; +} + +static int fiji_send_msg_to_smc_without_waiting(struct amdgpu_device *adev, +						PPSMC_Msg msg) +{ +	if (wait_smu_response(adev)) { +		DRM_ERROR("Failed to send previous message\n"); +		return -EINVAL; +	} + +	WREG32(mmSMC_MESSAGE_0, msg); + +	return 0; +} + +static int fiji_send_msg_to_smc_with_parameter(struct amdgpu_device *adev, +						PPSMC_Msg msg, +						uint32_t parameter) +{ +	if (!fiji_is_smc_ram_running(adev)) +		return -EINVAL; + +	if (wait_smu_response(adev)) { +		DRM_ERROR("Failed to send previous message\n"); +		return -EINVAL; +	} + +	WREG32(mmSMC_MSG_ARG_0, parameter); + +	return fiji_send_msg_to_smc(adev, msg); +} + +static int fiji_send_msg_to_smc_with_parameter_without_waiting( +					struct amdgpu_device *adev, +					PPSMC_Msg msg, uint32_t parameter) +{ +	if (wait_smu_response(adev)) { +		DRM_ERROR("Failed to send previous message\n"); +		return -EINVAL; +	} + +	WREG32(mmSMC_MSG_ARG_0, parameter); + +	return fiji_send_msg_to_smc_without_waiting(adev, msg); +} + +#if 0 /* not used yet */ +static int fiji_wait_for_smc_inactive(struct amdgpu_device *adev) +{ +	int i; +	uint32_t val; + +	if (!fiji_is_smc_ram_running(adev)) +		return -EINVAL; + +	for (i = 0; i < adev->usec_timeout; i++) { +		val = RREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0); +		if (REG_GET_FIELD(val, SMC_SYSCON_CLOCK_CNTL_0, cken) == 0) +			break; +		udelay(1); +	} + +	if (i == adev->usec_timeout) +		return -EINVAL; + +	return 0; +} +#endif + +static int fiji_smu_upload_firmware_image(struct amdgpu_device *adev) +{ +	const struct smc_firmware_header_v1_0 *hdr; +	uint32_t ucode_size; +	uint32_t ucode_start_address; +	const uint8_t *src; +	uint32_t val; +	uint32_t byte_count; +	uint32_t *data; +	unsigned long flags; + +	if (!adev->pm.fw) +		return -EINVAL; + +	hdr = (const struct smc_firmware_header_v1_0 *)adev->pm.fw->data; +	amdgpu_ucode_print_smc_hdr(&hdr->header); + +	adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version); +	ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes); +	ucode_start_address = le32_to_cpu(hdr->ucode_start_addr); +	src = (const uint8_t *) +		(adev->pm.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes)); + +	if (ucode_size & 3) { +		DRM_ERROR("SMC ucode is not 4 bytes aligned\n"); +		return -EINVAL; +	} + +	if (ucode_size > FIJI_SMC_SIZE) { +		DRM_ERROR("SMC address is beyond the SMC RAM area\n"); +		return -EINVAL; +	} + +	spin_lock_irqsave(&adev->smc_idx_lock, flags); +	WREG32(mmSMC_IND_INDEX_0, ucode_start_address); + +	val = RREG32(mmSMC_IND_ACCESS_CNTL); +	val = REG_SET_FIELD(val, SMC_IND_ACCESS_CNTL, AUTO_INCREMENT_IND_0, 1); +	WREG32(mmSMC_IND_ACCESS_CNTL, val); + +	byte_count = ucode_size; +	data = (uint32_t *)src; +	for (; byte_count >= 4; data++, byte_count -= 4) +		WREG32(mmSMC_IND_DATA_0, data[0]); + +	val = RREG32(mmSMC_IND_ACCESS_CNTL); +	val = REG_SET_FIELD(val, SMC_IND_ACCESS_CNTL, AUTO_INCREMENT_IND_0, 0); +	WREG32(mmSMC_IND_ACCESS_CNTL, val); +	spin_unlock_irqrestore(&adev->smc_idx_lock, flags); + +	return 0; +} + +#if 0 /* not used yet */ +static int fiji_read_smc_sram_dword(struct amdgpu_device *adev, +				uint32_t smc_address, +				uint32_t *value, +				uint32_t limit) +{ +	int result; +	unsigned long flags; + +	spin_lock_irqsave(&adev->smc_idx_lock, flags); +	result = fiji_set_smc_sram_address(adev, smc_address, limit); +	if (result == 0) +		*value = RREG32(mmSMC_IND_DATA_0); +	spin_unlock_irqrestore(&adev->smc_idx_lock, flags); +	return result; +} + +static int fiji_write_smc_sram_dword(struct amdgpu_device *adev, +				uint32_t smc_address, +				uint32_t value, +				uint32_t limit) +{ +	int result; +	unsigned long flags; + +	spin_lock_irqsave(&adev->smc_idx_lock, flags); +	result = fiji_set_smc_sram_address(adev, smc_address, limit); +	if (result == 0) +		WREG32(mmSMC_IND_DATA_0, value); +	spin_unlock_irqrestore(&adev->smc_idx_lock, flags); +	return result; +} + +static int fiji_smu_stop_smc(struct amdgpu_device *adev) +{ +	uint32_t val = RREG32_SMC(ixSMC_SYSCON_RESET_CNTL); +	val = REG_SET_FIELD(val, SMC_SYSCON_RESET_CNTL, rst_reg, 1); +	WREG32_SMC(ixSMC_SYSCON_RESET_CNTL, val); + +	val = RREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0); +	val = REG_SET_FIELD(val, SMC_SYSCON_CLOCK_CNTL_0, ck_disable, 1); +	WREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0, val); + +	return 0; +} +#endif + +static enum AMDGPU_UCODE_ID fiji_convert_fw_type(uint32_t fw_type) +{ +	switch (fw_type) { +		case UCODE_ID_SDMA0: +			return AMDGPU_UCODE_ID_SDMA0; +		case UCODE_ID_SDMA1: +			return AMDGPU_UCODE_ID_SDMA1; +		case UCODE_ID_CP_CE: +			return AMDGPU_UCODE_ID_CP_CE; +		case UCODE_ID_CP_PFP: +			return AMDGPU_UCODE_ID_CP_PFP; +		case UCODE_ID_CP_ME: +			return AMDGPU_UCODE_ID_CP_ME; +		case UCODE_ID_CP_MEC: +		case UCODE_ID_CP_MEC_JT1: +		case UCODE_ID_CP_MEC_JT2: +			return AMDGPU_UCODE_ID_CP_MEC1; +		case UCODE_ID_RLC_G: +			return AMDGPU_UCODE_ID_RLC_G; +		default: +			DRM_ERROR("ucode type is out of range!\n"); +			return AMDGPU_UCODE_ID_MAXIMUM; +	} +} + +static int fiji_smu_populate_single_firmware_entry(struct amdgpu_device *adev, +						uint32_t fw_type, +						struct SMU_Entry *entry) +{ +	enum AMDGPU_UCODE_ID id = fiji_convert_fw_type(fw_type); +	struct amdgpu_firmware_info *ucode = &adev->firmware.ucode[id]; +	const struct gfx_firmware_header_v1_0 *header = NULL; +	uint64_t gpu_addr; +	uint32_t data_size; + +	if (ucode->fw == NULL) +		return -EINVAL; +	gpu_addr  = ucode->mc_addr; +	header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data; +	data_size = le32_to_cpu(header->header.ucode_size_bytes); + +	if ((fw_type == UCODE_ID_CP_MEC_JT1) || +		(fw_type == UCODE_ID_CP_MEC_JT2)) { +		gpu_addr += le32_to_cpu(header->jt_offset) << 2; +		data_size = le32_to_cpu(header->jt_size) << 2; +	} + +	entry->version = (uint16_t)le32_to_cpu(header->header.ucode_version); +	entry->id = (uint16_t)fw_type; +	entry->image_addr_high = upper_32_bits(gpu_addr); +	entry->image_addr_low = lower_32_bits(gpu_addr); +	entry->meta_data_addr_high = 0; +	entry->meta_data_addr_low = 0; +	entry->data_size_byte = data_size; +	entry->num_register_entries = 0; + +	if (fw_type == UCODE_ID_RLC_G) +		entry->flags = 1; +	else +		entry->flags = 0; + +	return 0; +} + +static int fiji_smu_request_load_fw(struct amdgpu_device *adev) +{ +	struct fiji_smu_private_data *private = (struct fiji_smu_private_data *)adev->smu.priv; +	struct SMU_DRAMData_TOC *toc; +	uint32_t fw_to_load; + +	WREG32_SMC(ixSOFT_REGISTERS_TABLE_28, 0); + +	fiji_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SMU_DRAM_ADDR_HI, private->smu_buffer_addr_high); +	fiji_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SMU_DRAM_ADDR_LO, private->smu_buffer_addr_low); + +	toc = (struct SMU_DRAMData_TOC *)private->header; +	toc->num_entries = 0; +	toc->structure_version = 1; + +	if (!adev->firmware.smu_load) +		return 0; + +	if (fiji_smu_populate_single_firmware_entry(adev, UCODE_ID_RLC_G, +			&toc->entry[toc->num_entries++])) { +		DRM_ERROR("Failed to get firmware entry for RLC\n"); +		return -EINVAL; +	} + +	if (fiji_smu_populate_single_firmware_entry(adev, UCODE_ID_CP_CE, +			&toc->entry[toc->num_entries++])) { +		DRM_ERROR("Failed to get firmware entry for CE\n"); +		return -EINVAL; +	} + +	if (fiji_smu_populate_single_firmware_entry(adev, UCODE_ID_CP_PFP, +			&toc->entry[toc->num_entries++])) { +		DRM_ERROR("Failed to get firmware entry for PFP\n"); +		return -EINVAL; +	} + +	if (fiji_smu_populate_single_firmware_entry(adev, UCODE_ID_CP_ME, +			&toc->entry[toc->num_entries++])) { +		DRM_ERROR("Failed to get firmware entry for ME\n"); +		return -EINVAL; +	} + +	if (fiji_smu_populate_single_firmware_entry(adev, UCODE_ID_CP_MEC, +			&toc->entry[toc->num_entries++])) { +		DRM_ERROR("Failed to get firmware entry for MEC\n"); +		return -EINVAL; +	} + +	if (fiji_smu_populate_single_firmware_entry(adev, UCODE_ID_CP_MEC_JT1, +			&toc->entry[toc->num_entries++])) { +		DRM_ERROR("Failed to get firmware entry for MEC_JT1\n"); +		return -EINVAL; +	} + +	if (fiji_smu_populate_single_firmware_entry(adev, UCODE_ID_CP_MEC_JT2, +			&toc->entry[toc->num_entries++])) { +		DRM_ERROR("Failed to get firmware entry for MEC_JT2\n"); +		return -EINVAL; +	} + +	if (fiji_smu_populate_single_firmware_entry(adev, UCODE_ID_SDMA0, +			&toc->entry[toc->num_entries++])) { +		DRM_ERROR("Failed to get firmware entry for SDMA0\n"); +		return -EINVAL; +	} + +	if (fiji_smu_populate_single_firmware_entry(adev, UCODE_ID_SDMA1, +			&toc->entry[toc->num_entries++])) { +		DRM_ERROR("Failed to get firmware entry for SDMA1\n"); +		return -EINVAL; +	} + +	fiji_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_DRV_DRAM_ADDR_HI, private->header_addr_high); +	fiji_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_DRV_DRAM_ADDR_LO, private->header_addr_low); + +	fw_to_load = UCODE_ID_RLC_G_MASK | +			UCODE_ID_SDMA0_MASK | +			UCODE_ID_SDMA1_MASK | +			UCODE_ID_CP_CE_MASK | +			UCODE_ID_CP_ME_MASK | +			UCODE_ID_CP_PFP_MASK | +			UCODE_ID_CP_MEC_MASK; + +	if (fiji_send_msg_to_smc_with_parameter_without_waiting(adev, PPSMC_MSG_LoadUcodes, fw_to_load)) { +		DRM_ERROR("Fail to request SMU load ucode\n"); +		return -EINVAL; +	} + +	return 0; +} + +static uint32_t fiji_smu_get_mask_for_fw_type(uint32_t fw_type) +{ +	switch (fw_type) { +		case AMDGPU_UCODE_ID_SDMA0: +			return UCODE_ID_SDMA0_MASK; +		case AMDGPU_UCODE_ID_SDMA1: +			return UCODE_ID_SDMA1_MASK; +		case AMDGPU_UCODE_ID_CP_CE: +			return UCODE_ID_CP_CE_MASK; +		case AMDGPU_UCODE_ID_CP_PFP: +			return UCODE_ID_CP_PFP_MASK; +		case AMDGPU_UCODE_ID_CP_ME: +			return UCODE_ID_CP_ME_MASK; +		case AMDGPU_UCODE_ID_CP_MEC1: +			return UCODE_ID_CP_MEC_MASK; +		case AMDGPU_UCODE_ID_CP_MEC2: +			return UCODE_ID_CP_MEC_MASK; +		case AMDGPU_UCODE_ID_RLC_G: +			return UCODE_ID_RLC_G_MASK; +		default: +			DRM_ERROR("ucode type is out of range!\n"); +			return 0; +	} +} + +static int fiji_smu_check_fw_load_finish(struct amdgpu_device *adev, +					uint32_t fw_type) +{ +	uint32_t fw_mask = fiji_smu_get_mask_for_fw_type(fw_type); +	int i; + +	for (i = 0; i < adev->usec_timeout; i++) { +		if (fw_mask == (RREG32_SMC(ixSOFT_REGISTERS_TABLE_28) & fw_mask)) +			break; +		udelay(1); +	} + +	if (i == adev->usec_timeout) { +		DRM_ERROR("check firmware loading failed\n"); +		return -EINVAL; +	} + +	return 0; +} + +static int fiji_smu_start_in_protection_mode(struct amdgpu_device *adev) +{ +	int result; +	uint32_t val; +	int i; + +	/* Assert reset */ +	val = RREG32_SMC(ixSMC_SYSCON_RESET_CNTL); +	val = REG_SET_FIELD(val, SMC_SYSCON_RESET_CNTL, rst_reg, 1); +	WREG32_SMC(ixSMC_SYSCON_RESET_CNTL, val); + +	result = fiji_smu_upload_firmware_image(adev); +	if (result) +		return result; + +	/* Clear status */ +	WREG32_SMC(ixSMU_STATUS, 0); + +	/* Enable clock */ +	val = RREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0); +	val = REG_SET_FIELD(val, SMC_SYSCON_CLOCK_CNTL_0, ck_disable, 0); +	WREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0, val); + +	/* De-assert reset */ +	val = RREG32_SMC(ixSMC_SYSCON_RESET_CNTL); +	val = REG_SET_FIELD(val, SMC_SYSCON_RESET_CNTL, rst_reg, 0); +	WREG32_SMC(ixSMC_SYSCON_RESET_CNTL, val); + +	/* Set SMU Auto Start */ +	val = RREG32_SMC(ixSMU_INPUT_DATA); +	val = REG_SET_FIELD(val, SMU_INPUT_DATA, AUTO_START, 1); +	WREG32_SMC(ixSMU_INPUT_DATA, val); + +	/* Clear firmware interrupt enable flag */ +	WREG32_SMC(ixFIRMWARE_FLAGS, 0); + +	for (i = 0; i < adev->usec_timeout; i++) { +		val = RREG32_SMC(ixRCU_UC_EVENTS); +		if (REG_GET_FIELD(val, RCU_UC_EVENTS, INTERRUPTS_ENABLED)) +			break; +		udelay(1); +	} + +	if (i == adev->usec_timeout) { +		DRM_ERROR("Interrupt is not enabled by firmware\n"); +		return -EINVAL; +	} + +	/* Call Test SMU message with 0x20000 offset +	 * to trigger SMU start +	 */ +	fiji_send_msg_to_smc_offset(adev); +	DRM_INFO("[FM]try triger smu start\n"); +	/* Wait for done bit to be set */ +	for (i = 0; i < adev->usec_timeout; i++) { +		val = RREG32_SMC(ixSMU_STATUS); +		if (REG_GET_FIELD(val, SMU_STATUS, SMU_DONE)) +			break; +		udelay(1); +	} + +	if (i == adev->usec_timeout) { +		DRM_ERROR("Timeout for SMU start\n"); +		return -EINVAL; +	} + +	/* Check pass/failed indicator */ +	val = RREG32_SMC(ixSMU_STATUS); +	if (!REG_GET_FIELD(val, SMU_STATUS, SMU_PASS)) { +		DRM_ERROR("SMU Firmware start failed\n"); +		return -EINVAL; +	} +	DRM_INFO("[FM]smu started\n"); +	/* Wait for firmware to initialize */ +	for (i = 0; i < adev->usec_timeout; i++) { +		val = RREG32_SMC(ixFIRMWARE_FLAGS); +		if(REG_GET_FIELD(val, FIRMWARE_FLAGS, INTERRUPTS_ENABLED)) +			break; +		udelay(1); +	} + +	if (i == adev->usec_timeout) { +		DRM_ERROR("SMU firmware initialization failed\n"); +		return -EINVAL; +	} +	DRM_INFO("[FM]smu initialized\n"); + +	return 0; +} + +static int fiji_smu_start_in_non_protection_mode(struct amdgpu_device *adev) +{ +	int i, result; +	uint32_t val; + +	/* wait for smc boot up */ +	for (i = 0; i < adev->usec_timeout; i++) { +		val = RREG32_SMC(ixRCU_UC_EVENTS); +		val = REG_GET_FIELD(val, RCU_UC_EVENTS, boot_seq_done); +		if (val) +			break; +		udelay(1); +	} + +	if (i == adev->usec_timeout) { +		DRM_ERROR("SMC boot sequence is not completed\n"); +		return -EINVAL; +	} + +	/* Clear firmware interrupt enable flag */ +	WREG32_SMC(ixFIRMWARE_FLAGS, 0); + +	/* Assert reset */ +	val = RREG32_SMC(ixSMC_SYSCON_RESET_CNTL); +	val = REG_SET_FIELD(val, SMC_SYSCON_RESET_CNTL, rst_reg, 1); +	WREG32_SMC(ixSMC_SYSCON_RESET_CNTL, val); + +	result = fiji_smu_upload_firmware_image(adev); +	if (result) +		return result; + +	/* Set smc instruct start point at 0x0 */ +	fiji_program_jump_on_start(adev); + +	/* Enable clock */ +	val = RREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0); +	val = REG_SET_FIELD(val, SMC_SYSCON_CLOCK_CNTL_0, ck_disable, 0); +	WREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0, val); + +	/* De-assert reset */ +	val = RREG32_SMC(ixSMC_SYSCON_RESET_CNTL); +	val = REG_SET_FIELD(val, SMC_SYSCON_RESET_CNTL, rst_reg, 0); +	WREG32_SMC(ixSMC_SYSCON_RESET_CNTL, val); + +	/* Wait for firmware to initialize */ +	for (i = 0; i < adev->usec_timeout; i++) { +		val = RREG32_SMC(ixFIRMWARE_FLAGS); +		if (REG_GET_FIELD(val, FIRMWARE_FLAGS, INTERRUPTS_ENABLED)) +			break; +		udelay(1); +	} + +	if (i == adev->usec_timeout) { +		DRM_ERROR("Timeout for SMC firmware initialization\n"); +		return -EINVAL; +	} + +	return 0; +} + +int fiji_smu_start(struct amdgpu_device *adev) +{ +	int result; +	uint32_t val; + +	if (!fiji_is_smc_ram_running(adev)) { +		val = RREG32_SMC(ixSMU_FIRMWARE); +		if (!REG_GET_FIELD(val, SMU_FIRMWARE, SMU_MODE)) { +			DRM_INFO("[FM]start smu in nonprotection mode\n"); +			result = fiji_smu_start_in_non_protection_mode(adev); +			if (result) +				return result; +		} else { +			DRM_INFO("[FM]start smu in protection mode\n"); +			result = fiji_smu_start_in_protection_mode(adev); +			if (result) +				return result; +		} +	} + +	return fiji_smu_request_load_fw(adev); +} + +static const struct amdgpu_smumgr_funcs fiji_smumgr_funcs = { +	.check_fw_load_finish = fiji_smu_check_fw_load_finish, +	.request_smu_load_fw = NULL, +	.request_smu_specific_fw = NULL, +}; + +int fiji_smu_init(struct amdgpu_device *adev) +{ +	struct fiji_smu_private_data *private; +	uint32_t image_size = ((sizeof(struct SMU_DRAMData_TOC) / 4096) + 1) * 4096; +	uint32_t smu_internal_buffer_size = 200*4096; +	struct amdgpu_bo **toc_buf = &adev->smu.toc_buf; +	struct amdgpu_bo **smu_buf = &adev->smu.smu_buf; +	uint64_t mc_addr; +	void *toc_buf_ptr; +	void *smu_buf_ptr; +	int ret; + +	private = kzalloc(sizeof(struct fiji_smu_private_data), GFP_KERNEL); +	if (NULL == private) +		return -ENOMEM; + +	/* allocate firmware buffers */ +	if (adev->firmware.smu_load) +		amdgpu_ucode_init_bo(adev); + +	adev->smu.priv = private; +	adev->smu.fw_flags = 0; + +	/* Allocate FW image data structure and header buffer */ +	ret = amdgpu_bo_create(adev, image_size, PAGE_SIZE, +			       true, AMDGPU_GEM_DOMAIN_VRAM, +			       AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +			       NULL, toc_buf); +	if (ret) { +		DRM_ERROR("Failed to allocate memory for TOC buffer\n"); +		return -ENOMEM; +	} + +	/* Allocate buffer for SMU internal buffer */ +	ret = amdgpu_bo_create(adev, smu_internal_buffer_size, PAGE_SIZE, +			       true, AMDGPU_GEM_DOMAIN_VRAM, +			       AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +			       NULL, smu_buf); +	if (ret) { +		DRM_ERROR("Failed to allocate memory for SMU internal buffer\n"); +		return -ENOMEM; +	} + +	/* Retrieve GPU address for header buffer and internal buffer */ +	ret = amdgpu_bo_reserve(adev->smu.toc_buf, false); +	if (ret) { +		amdgpu_bo_unref(&adev->smu.toc_buf); +		DRM_ERROR("Failed to reserve the TOC buffer\n"); +		return -EINVAL; +	} + +	ret = amdgpu_bo_pin(adev->smu.toc_buf, AMDGPU_GEM_DOMAIN_VRAM, &mc_addr); +	if (ret) { +		amdgpu_bo_unreserve(adev->smu.toc_buf); +		amdgpu_bo_unref(&adev->smu.toc_buf); +		DRM_ERROR("Failed to pin the TOC buffer\n"); +		return -EINVAL; +	} + +	ret = amdgpu_bo_kmap(*toc_buf, &toc_buf_ptr); +	if (ret) { +		amdgpu_bo_unreserve(adev->smu.toc_buf); +		amdgpu_bo_unref(&adev->smu.toc_buf); +		DRM_ERROR("Failed to map the TOC buffer\n"); +		return -EINVAL; +	} + +	amdgpu_bo_unreserve(adev->smu.toc_buf); +	private->header_addr_low = lower_32_bits(mc_addr); +	private->header_addr_high = upper_32_bits(mc_addr); +	private->header = toc_buf_ptr; + +	ret = amdgpu_bo_reserve(adev->smu.smu_buf, false); +	if (ret) { +		amdgpu_bo_unref(&adev->smu.smu_buf); +		amdgpu_bo_unref(&adev->smu.toc_buf); +		DRM_ERROR("Failed to reserve the SMU internal buffer\n"); +		return -EINVAL; +	} + +	ret = amdgpu_bo_pin(adev->smu.smu_buf, AMDGPU_GEM_DOMAIN_VRAM, &mc_addr); +	if (ret) { +		amdgpu_bo_unreserve(adev->smu.smu_buf); +		amdgpu_bo_unref(&adev->smu.smu_buf); +		amdgpu_bo_unref(&adev->smu.toc_buf); +		DRM_ERROR("Failed to pin the SMU internal buffer\n"); +		return -EINVAL; +	} + +	ret = amdgpu_bo_kmap(*smu_buf, &smu_buf_ptr); +	if (ret) { +		amdgpu_bo_unreserve(adev->smu.smu_buf); +		amdgpu_bo_unref(&adev->smu.smu_buf); +		amdgpu_bo_unref(&adev->smu.toc_buf); +		DRM_ERROR("Failed to map the SMU internal buffer\n"); +		return -EINVAL; +	} + +	amdgpu_bo_unreserve(adev->smu.smu_buf); +	private->smu_buffer_addr_low = lower_32_bits(mc_addr); +	private->smu_buffer_addr_high = upper_32_bits(mc_addr); + +	adev->smu.smumgr_funcs = &fiji_smumgr_funcs; + +	return 0; +} + +int fiji_smu_fini(struct amdgpu_device *adev) +{ +	amdgpu_bo_unref(&adev->smu.toc_buf); +	amdgpu_bo_unref(&adev->smu.smu_buf); +	kfree(adev->smu.priv); +	adev->smu.priv = NULL; +	if (adev->firmware.fw_buf) +		amdgpu_ucode_fini_bo(adev); + +	return 0; +} diff --git a/drivers/gpu/drm/amd/amdgpu/atom-types.h b/drivers/gpu/drm/amd/amdgpu/fiji_smumgr.h index 1125b866cdb0..1cef03deeac3 100644 --- a/drivers/gpu/drm/amd/amdgpu/atom-types.h +++ b/drivers/gpu/drm/amd/amdgpu/fiji_smumgr.h @@ -1,5 +1,5 @@  /* - * Copyright 2008 Red Hat Inc. + * Copyright 2014 Advanced Micro Devices, Inc.   *   * Permission is hereby granted, free of charge, to any person obtaining a   * copy of this software and associated documentation files (the "Software"), @@ -19,24 +19,24 @@   * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR   * OTHER DEALINGS IN THE SOFTWARE.   * - * Author: Dave Airlie   */ -#ifndef ATOM_TYPES_H -#define ATOM_TYPES_H +#ifndef FIJI_SMUMGR_H +#define FIJI_SMUMGR_H -/* sync atom types to kernel types */ +#include "fiji_ppsmc.h" -typedef uint16_t USHORT; -typedef uint32_t ULONG; -typedef uint8_t UCHAR; +int fiji_smu_init(struct amdgpu_device *adev); +int fiji_smu_fini(struct amdgpu_device *adev); +int fiji_smu_start(struct amdgpu_device *adev); +struct fiji_smu_private_data +{ +	uint8_t *header; +	uint32_t smu_buffer_addr_high; +	uint32_t smu_buffer_addr_low; +	uint32_t header_addr_high; +	uint32_t header_addr_low; +}; -#ifndef ATOM_BIG_ENDIAN -#if defined(__BIG_ENDIAN) -#define ATOM_BIG_ENDIAN 1 -#else -#define ATOM_BIG_ENDIAN 0 -#endif -#endif  #endif diff --git a/drivers/gpu/drm/amd/amdgpu/gfx_v7_0.c b/drivers/gpu/drm/amd/amdgpu/gfx_v7_0.c index 2c188fb9fd22..4bd1e5cf65ca 100644 --- a/drivers/gpu/drm/amd/amdgpu/gfx_v7_0.c +++ b/drivers/gpu/drm/amd/amdgpu/gfx_v7_0.c @@ -2173,7 +2173,7 @@ static void gfx_v7_0_gpu_init(struct amdgpu_device *adev)  	adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;  	adev->gfx.config.mem_max_burst_length_bytes = 256; -	if (adev->flags & AMDGPU_IS_APU) { +	if (adev->flags & AMD_IS_APU) {  		/* Get memory bank mapping mode. */  		tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);  		dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP); @@ -2561,7 +2561,7 @@ static bool gfx_v7_0_ring_emit_semaphore(struct amdgpu_ring *ring,   * sheduling on the ring.  This function schedules the IB   * on the gfx ring for execution by the GPU.   */ -static void gfx_v7_0_ring_emit_ib(struct amdgpu_ring *ring, +static void gfx_v7_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,  				  struct amdgpu_ib *ib)  {  	bool need_ctx_switch = ring->current_ctx != ib->ctx; @@ -2569,15 +2569,10 @@ static void gfx_v7_0_ring_emit_ib(struct amdgpu_ring *ring,  	u32 next_rptr = ring->wptr + 5;  	/* drop the CE preamble IB for the same context */ -	if ((ring->type == AMDGPU_RING_TYPE_GFX) && -	    (ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && -	    !need_ctx_switch) +	if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)  		return; -	if (ring->type == AMDGPU_RING_TYPE_COMPUTE) -		control |= INDIRECT_BUFFER_VALID; - -	if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX) +	if (need_ctx_switch)  		next_rptr += 2;  	next_rptr += 4; @@ -2588,7 +2583,7 @@ static void gfx_v7_0_ring_emit_ib(struct amdgpu_ring *ring,  	amdgpu_ring_write(ring, next_rptr);  	/* insert SWITCH_BUFFER packet before first IB in the ring frame */ -	if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX) { +	if (need_ctx_switch) {  		amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));  		amdgpu_ring_write(ring, 0);  	} @@ -2611,6 +2606,35 @@ static void gfx_v7_0_ring_emit_ib(struct amdgpu_ring *ring,  	amdgpu_ring_write(ring, control);  } +static void gfx_v7_0_ring_emit_ib_compute(struct amdgpu_ring *ring, +				  struct amdgpu_ib *ib) +{ +	u32 header, control = 0; +	u32 next_rptr = ring->wptr + 5; + +	control |= INDIRECT_BUFFER_VALID; +	next_rptr += 4; +	amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3)); +	amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM); +	amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc); +	amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff); +	amdgpu_ring_write(ring, next_rptr); + +	header = PACKET3(PACKET3_INDIRECT_BUFFER, 2); + +	control |= ib->length_dw | +			   (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0); + +	amdgpu_ring_write(ring, header); +	amdgpu_ring_write(ring, +#ifdef __BIG_ENDIAN +					  (2 << 0) | +#endif +					  (ib->gpu_addr & 0xFFFFFFFC)); +	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF); +	amdgpu_ring_write(ring, control); +} +  /**   * gfx_v7_0_ring_test_ib - basic ring IB test   * @@ -2624,6 +2648,7 @@ static int gfx_v7_0_ring_test_ib(struct amdgpu_ring *ring)  {  	struct amdgpu_device *adev = ring->adev;  	struct amdgpu_ib ib; +	struct fence *f = NULL;  	uint32_t scratch;  	uint32_t tmp = 0;  	unsigned i; @@ -2635,29 +2660,27 @@ static int gfx_v7_0_ring_test_ib(struct amdgpu_ring *ring)  		return r;  	}  	WREG32(scratch, 0xCAFEDEAD); +	memset(&ib, 0, sizeof(ib));  	r = amdgpu_ib_get(ring, NULL, 256, &ib);  	if (r) {  		DRM_ERROR("amdgpu: failed to get ib (%d).\n", r); -		amdgpu_gfx_scratch_free(adev, scratch); -		return r; +		goto err1;  	}  	ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);  	ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));  	ib.ptr[2] = 0xDEADBEEF;  	ib.length_dw = 3; -	r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED); -	if (r) { -		amdgpu_gfx_scratch_free(adev, scratch); -		amdgpu_ib_free(adev, &ib); -		DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r); -		return r; -	} -	r = amdgpu_fence_wait(ib.fence, false); + +	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL, +						 AMDGPU_FENCE_OWNER_UNDEFINED, +						 &f); +	if (r) +		goto err2; + +	r = fence_wait(f, false);  	if (r) {  		DRM_ERROR("amdgpu: fence wait failed (%d).\n", r); -		amdgpu_gfx_scratch_free(adev, scratch); -		amdgpu_ib_free(adev, &ib); -		return r; +		goto err2;  	}  	for (i = 0; i < adev->usec_timeout; i++) {  		tmp = RREG32(scratch); @@ -2667,14 +2690,19 @@ static int gfx_v7_0_ring_test_ib(struct amdgpu_ring *ring)  	}  	if (i < adev->usec_timeout) {  		DRM_INFO("ib test on ring %d succeeded in %u usecs\n", -			 ib.fence->ring->idx, i); +			 ring->idx, i); +		goto err2;  	} else {  		DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",  			  scratch, tmp);  		r = -EINVAL;  	} -	amdgpu_gfx_scratch_free(adev, scratch); + +err2: +	fence_put(f);  	amdgpu_ib_free(adev, &ib); +err1: +	amdgpu_gfx_scratch_free(adev, scratch);  	return r;  } @@ -3056,6 +3084,8 @@ static int gfx_v7_0_cp_compute_load_microcode(struct amdgpu_device *adev)  	mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;  	amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);  	adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version); +	adev->gfx.mec_feature_version = le32_to_cpu( +					mec_hdr->ucode_feature_version);  	gfx_v7_0_cp_compute_enable(adev, false); @@ -3078,6 +3108,8 @@ static int gfx_v7_0_cp_compute_load_microcode(struct amdgpu_device *adev)  		mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;  		amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);  		adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version); +		adev->gfx.mec2_feature_version = le32_to_cpu( +				mec2_hdr->ucode_feature_version);  		/* MEC2 */  		fw_data = (const __le32 *) @@ -3730,7 +3762,7 @@ static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)  	int r;  	/* allocate rlc buffers */ -	if (adev->flags & AMDGPU_IS_APU) { +	if (adev->flags & AMD_IS_APU) {  		if (adev->asic_type == CHIP_KAVERI) {  			adev->gfx.rlc.reg_list = spectre_rlc_save_restore_register_list;  			adev->gfx.rlc.reg_list_size = @@ -3754,7 +3786,9 @@ static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)  		/* save restore block */  		if (adev->gfx.rlc.save_restore_obj == NULL) {  			r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true, -					     AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &adev->gfx.rlc.save_restore_obj); +					     AMDGPU_GEM_DOMAIN_VRAM, +					     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +					     NULL, &adev->gfx.rlc.save_restore_obj);  			if (r) {  				dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);  				return r; @@ -3795,7 +3829,9 @@ static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)  		if (adev->gfx.rlc.clear_state_obj == NULL) {  			r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true, -					     AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &adev->gfx.rlc.clear_state_obj); +					     AMDGPU_GEM_DOMAIN_VRAM, +					     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +					     NULL, &adev->gfx.rlc.clear_state_obj);  			if (r) {  				dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);  				gfx_v7_0_rlc_fini(adev); @@ -3832,7 +3868,9 @@ static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)  	if (adev->gfx.rlc.cp_table_size) {  		if (adev->gfx.rlc.cp_table_obj == NULL) {  			r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true, -					     AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &adev->gfx.rlc.cp_table_obj); +					     AMDGPU_GEM_DOMAIN_VRAM, +					     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +					     NULL, &adev->gfx.rlc.cp_table_obj);  			if (r) {  				dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);  				gfx_v7_0_rlc_fini(adev); @@ -4042,6 +4080,8 @@ static int gfx_v7_0_rlc_resume(struct amdgpu_device *adev)  	hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;  	amdgpu_ucode_print_rlc_hdr(&hdr->header);  	adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version); +	adev->gfx.rlc_feature_version = le32_to_cpu( +					hdr->ucode_feature_version);  	gfx_v7_0_rlc_stop(adev); @@ -5098,7 +5138,7 @@ static void gfx_v7_0_print_status(void *handle)  		dev_info(adev->dev, "  CP_HPD_EOP_CONTROL=0x%08X\n",  			 RREG32(mmCP_HPD_EOP_CONTROL)); -		for (queue = 0; queue < 8; i++) { +		for (queue = 0; queue < 8; queue++) {  			cik_srbm_select(adev, me, pipe, queue, 0);  			dev_info(adev->dev, "  queue: %d\n", queue);  			dev_info(adev->dev, "  CP_PQ_WPTR_POLL_CNTL=0x%08X\n", @@ -5555,7 +5595,7 @@ static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_gfx = {  	.get_wptr = gfx_v7_0_ring_get_wptr_gfx,  	.set_wptr = gfx_v7_0_ring_set_wptr_gfx,  	.parse_cs = NULL, -	.emit_ib = gfx_v7_0_ring_emit_ib, +	.emit_ib = gfx_v7_0_ring_emit_ib_gfx,  	.emit_fence = gfx_v7_0_ring_emit_fence_gfx,  	.emit_semaphore = gfx_v7_0_ring_emit_semaphore,  	.emit_vm_flush = gfx_v7_0_ring_emit_vm_flush, @@ -5564,6 +5604,7 @@ static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_gfx = {  	.test_ring = gfx_v7_0_ring_test_ring,  	.test_ib = gfx_v7_0_ring_test_ib,  	.is_lockup = gfx_v7_0_ring_is_lockup, +	.insert_nop = amdgpu_ring_insert_nop,  };  static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_compute = { @@ -5571,7 +5612,7 @@ static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_compute = {  	.get_wptr = gfx_v7_0_ring_get_wptr_compute,  	.set_wptr = gfx_v7_0_ring_set_wptr_compute,  	.parse_cs = NULL, -	.emit_ib = gfx_v7_0_ring_emit_ib, +	.emit_ib = gfx_v7_0_ring_emit_ib_compute,  	.emit_fence = gfx_v7_0_ring_emit_fence_compute,  	.emit_semaphore = gfx_v7_0_ring_emit_semaphore,  	.emit_vm_flush = gfx_v7_0_ring_emit_vm_flush, @@ -5580,6 +5621,7 @@ static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_compute = {  	.test_ring = gfx_v7_0_ring_test_ring,  	.test_ib = gfx_v7_0_ring_test_ib,  	.is_lockup = gfx_v7_0_ring_is_lockup, +	.insert_nop = amdgpu_ring_insert_nop,  };  static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev) diff --git a/drivers/gpu/drm/amd/amdgpu/gfx_v8_0.c b/drivers/gpu/drm/amd/amdgpu/gfx_v8_0.c index 7b683fb2173c..53f07439a512 100644 --- a/drivers/gpu/drm/amd/amdgpu/gfx_v8_0.c +++ b/drivers/gpu/drm/amd/amdgpu/gfx_v8_0.c @@ -87,6 +87,13 @@ MODULE_FIRMWARE("amdgpu/topaz_mec.bin");  MODULE_FIRMWARE("amdgpu/topaz_mec2.bin");  MODULE_FIRMWARE("amdgpu/topaz_rlc.bin"); +MODULE_FIRMWARE("amdgpu/fiji_ce.bin"); +MODULE_FIRMWARE("amdgpu/fiji_pfp.bin"); +MODULE_FIRMWARE("amdgpu/fiji_me.bin"); +MODULE_FIRMWARE("amdgpu/fiji_mec.bin"); +MODULE_FIRMWARE("amdgpu/fiji_mec2.bin"); +MODULE_FIRMWARE("amdgpu/fiji_rlc.bin"); +  static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =  {  	{mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0}, @@ -217,6 +224,71 @@ static const u32 tonga_mgcg_cgcg_init[] =  	mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,  }; +static const u32 fiji_golden_common_all[] = +{ +	mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, +	mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a, +	mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e, +	mmGB_ADDR_CONFIG, 0xffffffff, 0x12011003, +	mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800, +	mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800, +	mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF, +	mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF +}; + +static const u32 golden_settings_fiji_a10[] = +{ +	mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040, +	mmDB_DEBUG2, 0xf00fffff, 0x00000400, +	mmPA_SC_ENHANCE, 0xffffffff, 0x20000001, +	mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x00000100, +	mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000, +	mmTA_CNTL_AUX, 0x000f000f, 0x000b0000, +	mmTCC_CTRL, 0x00100000, 0xf30fff7f, +	mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff, +	mmTCP_CHAN_STEER_HI, 0xffffffff, 0x7d6cf5e4, +	mmTCP_CHAN_STEER_LO, 0xffffffff, 0x3928b1a0, +}; + +static const u32 fiji_mgcg_cgcg_init[] = +{ +	mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffc0, +	mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, +	mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100, +	mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100, +	mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100, +	mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100, +	mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100, +	mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100, +	mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100, +	mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100, +	mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100, +	mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100, +	mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100, +	mmTA_CGTT_CTRL, 0xffffffff, 0x00000100, +	mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100, +	mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100, +	mmTD_CGTT_CTRL, 0xffffffff, 0x00000100, +	mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, +	mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200, +	mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100, +	mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c, +	mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001, +}; +  static const u32 golden_settings_iceland_a11[] =  {  	mmCB_HW_CONTROL_3, 0x00000040, 0x00000040, @@ -439,6 +511,18 @@ static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)  						 iceland_golden_common_all,  						 (const u32)ARRAY_SIZE(iceland_golden_common_all));  		break; +	case CHIP_FIJI: +		amdgpu_program_register_sequence(adev, +						 fiji_mgcg_cgcg_init, +						 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init)); +		amdgpu_program_register_sequence(adev, +						 golden_settings_fiji_a10, +						 (const u32)ARRAY_SIZE(golden_settings_fiji_a10)); +		amdgpu_program_register_sequence(adev, +						 fiji_golden_common_all, +						 (const u32)ARRAY_SIZE(fiji_golden_common_all)); +		break; +  	case CHIP_TONGA:  		amdgpu_program_register_sequence(adev,  						 tonga_mgcg_cgcg_init, @@ -526,6 +610,7 @@ static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)  {  	struct amdgpu_device *adev = ring->adev;  	struct amdgpu_ib ib; +	struct fence *f = NULL;  	uint32_t scratch;  	uint32_t tmp = 0;  	unsigned i; @@ -537,29 +622,27 @@ static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)  		return r;  	}  	WREG32(scratch, 0xCAFEDEAD); +	memset(&ib, 0, sizeof(ib));  	r = amdgpu_ib_get(ring, NULL, 256, &ib);  	if (r) {  		DRM_ERROR("amdgpu: failed to get ib (%d).\n", r); -		amdgpu_gfx_scratch_free(adev, scratch); -		return r; +		goto err1;  	}  	ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);  	ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));  	ib.ptr[2] = 0xDEADBEEF;  	ib.length_dw = 3; -	r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED); -	if (r) { -		amdgpu_gfx_scratch_free(adev, scratch); -		amdgpu_ib_free(adev, &ib); -		DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r); -		return r; -	} -	r = amdgpu_fence_wait(ib.fence, false); + +	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL, +						 AMDGPU_FENCE_OWNER_UNDEFINED, +						 &f); +	if (r) +		goto err2; + +	r = fence_wait(f, false);  	if (r) {  		DRM_ERROR("amdgpu: fence wait failed (%d).\n", r); -		amdgpu_gfx_scratch_free(adev, scratch); -		amdgpu_ib_free(adev, &ib); -		return r; +		goto err2;  	}  	for (i = 0; i < adev->usec_timeout; i++) {  		tmp = RREG32(scratch); @@ -569,14 +652,18 @@ static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)  	}  	if (i < adev->usec_timeout) {  		DRM_INFO("ib test on ring %d succeeded in %u usecs\n", -			 ib.fence->ring->idx, i); +			 ring->idx, i); +		goto err2;  	} else {  		DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",  			  scratch, tmp);  		r = -EINVAL;  	} -	amdgpu_gfx_scratch_free(adev, scratch); +err2: +	fence_put(f);  	amdgpu_ib_free(adev, &ib); +err1: +	amdgpu_gfx_scratch_free(adev, scratch);  	return r;  } @@ -587,6 +674,7 @@ static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)  	int err;  	struct amdgpu_firmware_info *info = NULL;  	const struct common_firmware_header *header = NULL; +	const struct gfx_firmware_header_v1_0 *cp_hdr;  	DRM_DEBUG("\n"); @@ -600,6 +688,9 @@ static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)  	case CHIP_CARRIZO:  		chip_name = "carrizo";  		break; +	case CHIP_FIJI: +		chip_name = "fiji"; +		break;  	default:  		BUG();  	} @@ -611,6 +702,9 @@ static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)  	err = amdgpu_ucode_validate(adev->gfx.pfp_fw);  	if (err)  		goto out; +	cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data; +	adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version); +	adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);  	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);  	err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev); @@ -619,6 +713,9 @@ static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)  	err = amdgpu_ucode_validate(adev->gfx.me_fw);  	if (err)  		goto out; +	cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data; +	adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version); +	adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);  	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);  	err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev); @@ -627,12 +724,18 @@ static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)  	err = amdgpu_ucode_validate(adev->gfx.ce_fw);  	if (err)  		goto out; +	cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data; +	adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version); +	adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);  	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);  	err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);  	if (err)  		goto out;  	err = amdgpu_ucode_validate(adev->gfx.rlc_fw); +	cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data; +	adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version); +	adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);  	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);  	err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev); @@ -641,6 +744,9 @@ static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)  	err = amdgpu_ucode_validate(adev->gfx.mec_fw);  	if (err)  		goto out; +	cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data; +	adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version); +	adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);  	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);  	err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev); @@ -648,6 +754,12 @@ static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)  		err = amdgpu_ucode_validate(adev->gfx.mec2_fw);  		if (err)  			goto out; +		cp_hdr = (const struct gfx_firmware_header_v1_0 *) +						adev->gfx.mec2_fw->data; +		adev->gfx.mec2_fw_version = le32_to_cpu( +						cp_hdr->header.ucode_version); +		adev->gfx.mec2_feature_version = le32_to_cpu( +						cp_hdr->ucode_feature_version);  	} else {  		err = 0;  		adev->gfx.mec2_fw = NULL; @@ -1214,6 +1326,7 @@ static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)  			adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;  			WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);  		} +	case CHIP_FIJI:  	case CHIP_TONGA:  		for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {  			switch (reg_offset) { @@ -1813,10 +1926,7 @@ static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,  	u32 data, mask;  	data = RREG32(mmCC_RB_BACKEND_DISABLE); -	if (data & 1) -		data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK; -	else -		data = 0; +	data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;  	data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE); @@ -1895,7 +2005,7 @@ static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,  }  /** - * gmc_v8_0_init_compute_vmid - gart enable + * gfx_v8_0_init_compute_vmid - gart enable   *   * @rdev: amdgpu_device pointer   * @@ -1905,7 +2015,7 @@ static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,  #define DEFAULT_SH_MEM_BASES	(0x6000)  #define FIRST_COMPUTE_VMID	(8)  #define LAST_COMPUTE_VMID	(16) -static void gmc_v8_0_init_compute_vmid(struct amdgpu_device *adev) +static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)  {  	int i;  	uint32_t sh_mem_config; @@ -1965,6 +2075,23 @@ static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)  		adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;  		gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;  		break; +	case CHIP_FIJI: +		adev->gfx.config.max_shader_engines = 4; +		adev->gfx.config.max_tile_pipes = 16; +		adev->gfx.config.max_cu_per_sh = 16; +		adev->gfx.config.max_sh_per_se = 1; +		adev->gfx.config.max_backends_per_se = 4; +		adev->gfx.config.max_texture_channel_caches = 8; +		adev->gfx.config.max_gprs = 256; +		adev->gfx.config.max_gs_threads = 32; +		adev->gfx.config.max_hw_contexts = 8; + +		adev->gfx.config.sc_prim_fifo_size_frontend = 0x20; +		adev->gfx.config.sc_prim_fifo_size_backend = 0x100; +		adev->gfx.config.sc_hiz_tile_fifo_size = 0x30; +		adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130; +		gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN; +		break;  	case CHIP_TONGA:  		adev->gfx.config.max_shader_engines = 4;  		adev->gfx.config.max_tile_pipes = 8; @@ -1986,6 +2113,7 @@ static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)  		adev->gfx.config.max_shader_engines = 1;  		adev->gfx.config.max_tile_pipes = 2;  		adev->gfx.config.max_sh_per_se = 1; +		adev->gfx.config.max_backends_per_se = 2;  		switch (adev->pdev->revision) {  		case 0xc4: @@ -1994,7 +2122,6 @@ static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)  		case 0xcc:  			/* B10 */  			adev->gfx.config.max_cu_per_sh = 8; -			adev->gfx.config.max_backends_per_se = 2;  			break;  		case 0xc5:  		case 0x81: @@ -2003,14 +2130,12 @@ static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)  		case 0xcd:  			/* B8 */  			adev->gfx.config.max_cu_per_sh = 6; -			adev->gfx.config.max_backends_per_se = 2;  			break;  		case 0xc6:  		case 0xca:  		case 0xce:  			/* B6 */  			adev->gfx.config.max_cu_per_sh = 6; -			adev->gfx.config.max_backends_per_se = 2;  			break;  		case 0xc7:  		case 0x87: @@ -2018,7 +2143,6 @@ static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)  		default:  			/* B4 */  			adev->gfx.config.max_cu_per_sh = 4; -			adev->gfx.config.max_backends_per_se = 1;  			break;  		} @@ -2062,7 +2186,7 @@ static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)  	adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;  	adev->gfx.config.mem_max_burst_length_bytes = 256; -	if (adev->flags & AMDGPU_IS_APU) { +	if (adev->flags & AMD_IS_APU) {  		/* Get memory bank mapping mode. */  		tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);  		dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP); @@ -2158,7 +2282,7 @@ static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)  	vi_srbm_select(adev, 0, 0, 0, 0);  	mutex_unlock(&adev->srbm_mutex); -	gmc_v8_0_init_compute_vmid(adev); +	gfx_v8_0_init_compute_vmid(adev);  	mutex_lock(&adev->grbm_idx_mutex);  	/* @@ -2278,7 +2402,6 @@ static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)  	hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;  	amdgpu_ucode_print_rlc_hdr(&hdr->header); -	adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);  	fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +  			   le32_to_cpu(hdr->header.ucode_array_offset_bytes)); @@ -2364,12 +2487,6 @@ static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)  	amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);  	amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);  	amdgpu_ucode_print_gfx_hdr(&me_hdr->header); -	adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version); -	adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version); -	adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version); -	adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version); -	adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version); -	adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);  	gfx_v8_0_cp_gfx_enable(adev, false); @@ -2481,6 +2598,7 @@ static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)  	amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);  	switch (adev->asic_type) {  	case CHIP_TONGA: +	case CHIP_FIJI:  		amdgpu_ring_write(ring, 0x16000012);  		amdgpu_ring_write(ring, 0x0000002A);  		break; @@ -2625,7 +2743,6 @@ static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)  	mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;  	amdgpu_ucode_print_gfx_hdr(&mec_hdr->header); -	adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);  	fw_data = (const __le32 *)  		(adev->gfx.mec_fw->data + @@ -2644,7 +2761,6 @@ static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)  		mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;  		amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header); -		adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);  		fw_data = (const __le32 *)  			(adev->gfx.mec2_fw->data + @@ -3124,11 +3240,12 @@ static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)  		/* enable the doorbell if requested */  		if (use_doorbell) { -			if (adev->asic_type == CHIP_CARRIZO) { +			if ((adev->asic_type == CHIP_CARRIZO) || +			    (adev->asic_type == CHIP_FIJI)) {  				WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,  				       AMDGPU_DOORBELL_KIQ << 2);  				WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, -						0x7FFFF << 2); +				       AMDGPU_DOORBELL_MEC_RING7 << 2);  			}  			tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);  			tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, @@ -3756,7 +3873,7 @@ static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)  	amdgpu_ring_write(ring, 0x20); /* poll interval */  } -static void gfx_v8_0_ring_emit_ib(struct amdgpu_ring *ring, +static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,  				  struct amdgpu_ib *ib)  {  	bool need_ctx_switch = ring->current_ctx != ib->ctx; @@ -3764,15 +3881,10 @@ static void gfx_v8_0_ring_emit_ib(struct amdgpu_ring *ring,  	u32 next_rptr = ring->wptr + 5;  	/* drop the CE preamble IB for the same context */ -	if ((ring->type == AMDGPU_RING_TYPE_GFX) && -	    (ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && -	    !need_ctx_switch) +	if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)  		return; -	if (ring->type == AMDGPU_RING_TYPE_COMPUTE) -		control |= INDIRECT_BUFFER_VALID; - -	if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX) +	if (need_ctx_switch)  		next_rptr += 2;  	next_rptr += 4; @@ -3783,7 +3895,7 @@ static void gfx_v8_0_ring_emit_ib(struct amdgpu_ring *ring,  	amdgpu_ring_write(ring, next_rptr);  	/* insert SWITCH_BUFFER packet before first IB in the ring frame */ -	if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX) { +	if (need_ctx_switch) {  		amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));  		amdgpu_ring_write(ring, 0);  	} @@ -3806,6 +3918,36 @@ static void gfx_v8_0_ring_emit_ib(struct amdgpu_ring *ring,  	amdgpu_ring_write(ring, control);  } +static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring, +				  struct amdgpu_ib *ib) +{ +	u32 header, control = 0; +	u32 next_rptr = ring->wptr + 5; + +	control |= INDIRECT_BUFFER_VALID; + +	next_rptr += 4; +	amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3)); +	amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM); +	amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc); +	amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff); +	amdgpu_ring_write(ring, next_rptr); + +	header = PACKET3(PACKET3_INDIRECT_BUFFER, 2); + +	control |= ib->length_dw | +			   (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0); + +	amdgpu_ring_write(ring, header); +	amdgpu_ring_write(ring, +#ifdef __BIG_ENDIAN +					  (2 << 0) | +#endif +					  (ib->gpu_addr & 0xFFFFFFFC)); +	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF); +	amdgpu_ring_write(ring, control); +} +  static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,  					 u64 seq, unsigned flags)  { @@ -3843,7 +3985,8 @@ static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,  	unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;  	if (ring->adev->asic_type == CHIP_TOPAZ || -	    ring->adev->asic_type == CHIP_TONGA) +	    ring->adev->asic_type == CHIP_TONGA || +	    ring->adev->asic_type == CHIP_FIJI)  		/* we got a hw semaphore bug in VI TONGA, return false to switch back to sw fence wait */  		return false;  	else { @@ -4227,7 +4370,7 @@ static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {  	.get_wptr = gfx_v8_0_ring_get_wptr_gfx,  	.set_wptr = gfx_v8_0_ring_set_wptr_gfx,  	.parse_cs = NULL, -	.emit_ib = gfx_v8_0_ring_emit_ib, +	.emit_ib = gfx_v8_0_ring_emit_ib_gfx,  	.emit_fence = gfx_v8_0_ring_emit_fence_gfx,  	.emit_semaphore = gfx_v8_0_ring_emit_semaphore,  	.emit_vm_flush = gfx_v8_0_ring_emit_vm_flush, @@ -4236,6 +4379,7 @@ static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {  	.test_ring = gfx_v8_0_ring_test_ring,  	.test_ib = gfx_v8_0_ring_test_ib,  	.is_lockup = gfx_v8_0_ring_is_lockup, +	.insert_nop = amdgpu_ring_insert_nop,  };  static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = { @@ -4243,7 +4387,7 @@ static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {  	.get_wptr = gfx_v8_0_ring_get_wptr_compute,  	.set_wptr = gfx_v8_0_ring_set_wptr_compute,  	.parse_cs = NULL, -	.emit_ib = gfx_v8_0_ring_emit_ib, +	.emit_ib = gfx_v8_0_ring_emit_ib_compute,  	.emit_fence = gfx_v8_0_ring_emit_fence_compute,  	.emit_semaphore = gfx_v8_0_ring_emit_semaphore,  	.emit_vm_flush = gfx_v8_0_ring_emit_vm_flush, @@ -4252,6 +4396,7 @@ static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {  	.test_ring = gfx_v8_0_ring_test_ring,  	.test_ib = gfx_v8_0_ring_test_ib,  	.is_lockup = gfx_v8_0_ring_is_lockup, +	.insert_nop = amdgpu_ring_insert_nop,  };  static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev) diff --git a/drivers/gpu/drm/amd/amdgpu/gmc_v7_0.c b/drivers/gpu/drm/amd/amdgpu/gmc_v7_0.c index ae37fce36520..774528ab8704 100644 --- a/drivers/gpu/drm/amd/amdgpu/gmc_v7_0.c +++ b/drivers/gpu/drm/amd/amdgpu/gmc_v7_0.c @@ -523,17 +523,11 @@ static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)  	tmp = RREG32(mmVM_CONTEXT1_CNTL);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1); -	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1); -	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1); -	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1); -	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1); -	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1); -	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,  			    amdgpu_vm_block_size - 9); @@ -636,7 +630,7 @@ static int gmc_v7_0_vm_init(struct amdgpu_device *adev)  	adev->vm_manager.nvm = AMDGPU_NUM_OF_VMIDS;  	/* base offset of vram pages */ -	if (adev->flags & AMDGPU_IS_APU) { +	if (adev->flags & AMD_IS_APU) {  		u64 tmp = RREG32(mmMC_VM_FB_OFFSET);  		tmp <<= 22;  		adev->vm_manager.vram_base_offset = tmp; @@ -841,7 +835,7 @@ static int gmc_v7_0_early_init(void *handle)  	gmc_v7_0_set_gart_funcs(adev);  	gmc_v7_0_set_irq_funcs(adev); -	if (adev->flags & AMDGPU_IS_APU) { +	if (adev->flags & AMD_IS_APU) {  		adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;  	} else {  		u32 tmp = RREG32(mmMC_SEQ_MISC0); @@ -852,6 +846,13 @@ static int gmc_v7_0_early_init(void *handle)  	return 0;  } +static int gmc_v7_0_late_init(void *handle) +{ +	struct amdgpu_device *adev = (struct amdgpu_device *)handle; + +	return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0); +} +  static int gmc_v7_0_sw_init(void *handle)  {  	int r; @@ -957,7 +958,7 @@ static int gmc_v7_0_hw_init(void *handle)  	gmc_v7_0_mc_program(adev); -	if (!(adev->flags & AMDGPU_IS_APU)) { +	if (!(adev->flags & AMD_IS_APU)) {  		r = gmc_v7_0_mc_load_microcode(adev);  		if (r) {  			DRM_ERROR("Failed to load MC firmware!\n"); @@ -976,6 +977,7 @@ static int gmc_v7_0_hw_fini(void *handle)  {  	struct amdgpu_device *adev = (struct amdgpu_device *)handle; +	amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);  	gmc_v7_0_gart_disable(adev);  	return 0; @@ -1172,7 +1174,7 @@ static int gmc_v7_0_soft_reset(void *handle)  	if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |  		   SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) { -		if (!(adev->flags & AMDGPU_IS_APU)) +		if (!(adev->flags & AMD_IS_APU))  			srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,  							SRBM_SOFT_RESET, SOFT_RESET_MC, 1);  	} @@ -1282,7 +1284,7 @@ static int gmc_v7_0_set_clockgating_state(void *handle,  	if (state == AMD_CG_STATE_GATE)  		gate = true; -	if (!(adev->flags & AMDGPU_IS_APU)) { +	if (!(adev->flags & AMD_IS_APU)) {  		gmc_v7_0_enable_mc_mgcg(adev, gate);  		gmc_v7_0_enable_mc_ls(adev, gate);  	} @@ -1301,7 +1303,7 @@ static int gmc_v7_0_set_powergating_state(void *handle,  const struct amd_ip_funcs gmc_v7_0_ip_funcs = {  	.early_init = gmc_v7_0_early_init, -	.late_init = NULL, +	.late_init = gmc_v7_0_late_init,  	.sw_init = gmc_v7_0_sw_init,  	.sw_fini = gmc_v7_0_sw_fini,  	.hw_init = gmc_v7_0_hw_init, diff --git a/drivers/gpu/drm/amd/amdgpu/gmc_v8_0.c b/drivers/gpu/drm/amd/amdgpu/gmc_v8_0.c index 8135963a66be..9a07742620d0 100644 --- a/drivers/gpu/drm/amd/amdgpu/gmc_v8_0.c +++ b/drivers/gpu/drm/amd/amdgpu/gmc_v8_0.c @@ -44,6 +44,7 @@ static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);  MODULE_FIRMWARE("amdgpu/topaz_mc.bin");  MODULE_FIRMWARE("amdgpu/tonga_mc.bin"); +MODULE_FIRMWARE("amdgpu/fiji_mc.bin");  static const u32 golden_settings_tonga_a11[] =  { @@ -61,6 +62,19 @@ static const u32 tonga_mgcg_cgcg_init[] =  	mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104  }; +static const u32 golden_settings_fiji_a10[] = +{ +	mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff, +	mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff, +	mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff, +	mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff, +}; + +static const u32 fiji_mgcg_cgcg_init[] = +{ +	mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104 +}; +  static const u32 golden_settings_iceland_a11[] =  {  	mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff, @@ -90,6 +104,14 @@ static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)  						 golden_settings_iceland_a11,  						 (const u32)ARRAY_SIZE(golden_settings_iceland_a11));  		break; +	case CHIP_FIJI: +		amdgpu_program_register_sequence(adev, +						 fiji_mgcg_cgcg_init, +						 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init)); +		amdgpu_program_register_sequence(adev, +						 golden_settings_fiji_a10, +						 (const u32)ARRAY_SIZE(golden_settings_fiji_a10)); +		break;  	case CHIP_TONGA:  		amdgpu_program_register_sequence(adev,  						 tonga_mgcg_cgcg_init, @@ -202,6 +224,9 @@ static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)  	case CHIP_TONGA:  		chip_name = "tonga";  		break; +	case CHIP_FIJI: +		chip_name = "fiji"; +		break;  	case CHIP_CARRIZO:  		return 0;  	default: BUG(); @@ -628,19 +653,12 @@ static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)  	tmp = RREG32(mmVM_CONTEXT1_CNTL);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1); -	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1); -	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1); -	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1); -	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1); -	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1); -	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1); -	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);  	tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,  			    amdgpu_vm_block_size - 9); @@ -737,7 +755,7 @@ static int gmc_v8_0_vm_init(struct amdgpu_device *adev)  	adev->vm_manager.nvm = AMDGPU_NUM_OF_VMIDS;  	/* base offset of vram pages */ -	if (adev->flags & AMDGPU_IS_APU) { +	if (adev->flags & AMD_IS_APU) {  		u64 tmp = RREG32(mmMC_VM_FB_OFFSET);  		tmp <<= 22;  		adev->vm_manager.vram_base_offset = tmp; @@ -816,7 +834,7 @@ static int gmc_v8_0_early_init(void *handle)  	gmc_v8_0_set_gart_funcs(adev);  	gmc_v8_0_set_irq_funcs(adev); -	if (adev->flags & AMDGPU_IS_APU) { +	if (adev->flags & AMD_IS_APU) {  		adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;  	} else {  		u32 tmp = RREG32(mmMC_SEQ_MISC0); @@ -827,6 +845,13 @@ static int gmc_v8_0_early_init(void *handle)  	return 0;  } +static int gmc_v8_0_late_init(void *handle) +{ +	struct amdgpu_device *adev = (struct amdgpu_device *)handle; + +	return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0); +} +  static int gmc_v8_0_sw_init(void *handle)  {  	int r; @@ -934,7 +959,7 @@ static int gmc_v8_0_hw_init(void *handle)  	gmc_v8_0_mc_program(adev); -	if (!(adev->flags & AMDGPU_IS_APU)) { +	if (!(adev->flags & AMD_IS_APU)) {  		r = gmc_v8_0_mc_load_microcode(adev);  		if (r) {  			DRM_ERROR("Failed to load MC firmware!\n"); @@ -953,6 +978,7 @@ static int gmc_v8_0_hw_fini(void *handle)  {  	struct amdgpu_device *adev = (struct amdgpu_device *)handle; +	amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);  	gmc_v8_0_gart_disable(adev);  	return 0; @@ -1147,7 +1173,7 @@ static int gmc_v8_0_soft_reset(void *handle)  	if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |  		   SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) { -		if (!(adev->flags & AMDGPU_IS_APU)) +		if (!(adev->flags & AMD_IS_APU))  			srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,  							SRBM_SOFT_RESET, SOFT_RESET_MC, 1);  	} @@ -1263,7 +1289,7 @@ static int gmc_v8_0_set_powergating_state(void *handle,  const struct amd_ip_funcs gmc_v8_0_ip_funcs = {  	.early_init = gmc_v8_0_early_init, -	.late_init = NULL, +	.late_init = gmc_v8_0_late_init,  	.sw_init = gmc_v8_0_sw_init,  	.sw_fini = gmc_v8_0_sw_fini,  	.hw_init = gmc_v8_0_hw_init, diff --git a/drivers/gpu/drm/amd/amdgpu/iceland_sdma_pkt_open.h b/drivers/gpu/drm/amd/amdgpu/iceland_sdma_pkt_open.h index c723602c7b0c..ee6a041cb288 100644 --- a/drivers/gpu/drm/amd/amdgpu/iceland_sdma_pkt_open.h +++ b/drivers/gpu/drm/amd/amdgpu/iceland_sdma_pkt_open.h @@ -2163,5 +2163,10 @@  #define SDMA_PKT_NOP_HEADER_sub_op_shift  8  #define SDMA_PKT_NOP_HEADER_SUB_OP(x) (((x) & SDMA_PKT_NOP_HEADER_sub_op_mask) << SDMA_PKT_NOP_HEADER_sub_op_shift) +/*define for count field*/ +#define SDMA_PKT_NOP_HEADER_count_offset 0 +#define SDMA_PKT_NOP_HEADER_count_mask   0x00003FFF +#define SDMA_PKT_NOP_HEADER_count_shift  16 +#define SDMA_PKT_NOP_HEADER_COUNT(x) (((x) & SDMA_PKT_NOP_HEADER_count_mask) << SDMA_PKT_NOP_HEADER_count_shift)  #endif /* __ICELAND_SDMA_PKT_OPEN_H_ */ diff --git a/drivers/gpu/drm/amd/amdgpu/iceland_smc.c b/drivers/gpu/drm/amd/amdgpu/iceland_smc.c index c6f1e2f12b5f..c900aa942ade 100644 --- a/drivers/gpu/drm/amd/amdgpu/iceland_smc.c +++ b/drivers/gpu/drm/amd/amdgpu/iceland_smc.c @@ -623,7 +623,9 @@ int iceland_smu_init(struct amdgpu_device *adev)  	/* Allocate FW image data structure and header buffer */  	ret = amdgpu_bo_create(adev, image_size, PAGE_SIZE, -			       true, AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, toc_buf); +			       true, AMDGPU_GEM_DOMAIN_VRAM, +			       AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +			       NULL, toc_buf);  	if (ret) {  		DRM_ERROR("Failed to allocate memory for TOC buffer\n");  		return -ENOMEM; diff --git a/drivers/gpu/drm/amd/amdgpu/pptable.h b/drivers/gpu/drm/amd/amdgpu/pptable.h deleted file mode 100644 index 0030f726e68c..000000000000 --- a/drivers/gpu/drm/amd/amdgpu/pptable.h +++ /dev/null @@ -1,698 +0,0 @@ -/* - * Copyright 2013 Advanced Micro Devices, Inc. - * - * Permission is hereby granted, free of charge, to any person obtaining a - * copy of this software and associated documentation files (the "Software"), - * to deal in the Software without restriction, including without limitation - * the rights to use, copy, modify, merge, publish, distribute, sublicense, - * and/or sell copies of the Software, and to permit persons to whom the - * Software is furnished to do so, subject to the following conditions: - * - * The above copyright notice and this permission notice shall be included in - * all copies or substantial portions of the Software. - * - * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR - * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, - * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL - * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR - * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, - * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR - * OTHER DEALINGS IN THE SOFTWARE. - */ - -#ifndef _PPTABLE_H -#define _PPTABLE_H - -#pragma pack(1) - -typedef struct _ATOM_PPLIB_THERMALCONTROLLER - -{ -    UCHAR ucType;           // one of ATOM_PP_THERMALCONTROLLER_* -    UCHAR ucI2cLine;        // as interpreted by DAL I2C -    UCHAR ucI2cAddress; -    UCHAR ucFanParameters;  // Fan Control Parameters. -    UCHAR ucFanMinRPM;      // Fan Minimum RPM (hundreds) -- for display purposes only. -    UCHAR ucFanMaxRPM;      // Fan Maximum RPM (hundreds) -- for display purposes only. -    UCHAR ucReserved;       // ---- -    UCHAR ucFlags;          // to be defined -} ATOM_PPLIB_THERMALCONTROLLER; - -#define ATOM_PP_FANPARAMETERS_TACHOMETER_PULSES_PER_REVOLUTION_MASK 0x0f -#define ATOM_PP_FANPARAMETERS_NOFAN                                 0x80    // No fan is connected to this controller. - -#define ATOM_PP_THERMALCONTROLLER_NONE      0 -#define ATOM_PP_THERMALCONTROLLER_LM63      1  // Not used by PPLib -#define ATOM_PP_THERMALCONTROLLER_ADM1032   2  // Not used by PPLib -#define ATOM_PP_THERMALCONTROLLER_ADM1030   3  // Not used by PPLib -#define ATOM_PP_THERMALCONTROLLER_MUA6649   4  // Not used by PPLib -#define ATOM_PP_THERMALCONTROLLER_LM64      5 -#define ATOM_PP_THERMALCONTROLLER_F75375    6  // Not used by PPLib -#define ATOM_PP_THERMALCONTROLLER_RV6xx     7 -#define ATOM_PP_THERMALCONTROLLER_RV770     8 -#define ATOM_PP_THERMALCONTROLLER_ADT7473   9 -#define ATOM_PP_THERMALCONTROLLER_KONG      10 -#define ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO     11 -#define ATOM_PP_THERMALCONTROLLER_EVERGREEN 12 -#define ATOM_PP_THERMALCONTROLLER_EMC2103   13  /* 0x0D */ // Only fan control will be implemented, do NOT show this in PPGen. -#define ATOM_PP_THERMALCONTROLLER_SUMO      14  /* 0x0E */ // Sumo type, used internally -#define ATOM_PP_THERMALCONTROLLER_NISLANDS  15 -#define ATOM_PP_THERMALCONTROLLER_SISLANDS  16 -#define ATOM_PP_THERMALCONTROLLER_LM96163   17 -#define ATOM_PP_THERMALCONTROLLER_CISLANDS  18 -#define ATOM_PP_THERMALCONTROLLER_KAVERI    19 - - -// Thermal controller 'combo type' to use an external controller for Fan control and an internal controller for thermal. -// We probably should reserve the bit 0x80 for this use. -// To keep the number of these types low we should also use the same code for all ASICs (i.e. do not distinguish RV6xx and RV7xx Internal here). -// The driver can pick the correct internal controller based on the ASIC. - -#define ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL   0x89    // ADT7473 Fan Control + Internal Thermal Controller -#define ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL   0x8D    // EMC2103 Fan Control + Internal Thermal Controller - -typedef struct _ATOM_PPLIB_STATE -{ -    UCHAR ucNonClockStateIndex; -    UCHAR ucClockStateIndices[1]; // variable-sized -} ATOM_PPLIB_STATE; - - -typedef struct _ATOM_PPLIB_FANTABLE -{ -    UCHAR   ucFanTableFormat;                // Change this if the table format changes or version changes so that the other fields are not the same. -    UCHAR   ucTHyst;                         // Temperature hysteresis. Integer. -    USHORT  usTMin;                          // The temperature, in 0.01 centigrades, below which we just run at a minimal PWM. -    USHORT  usTMed;                          // The middle temperature where we change slopes. -    USHORT  usTHigh;                         // The high point above TMed for adjusting the second slope. -    USHORT  usPWMMin;                        // The minimum PWM value in percent (0.01% increments). -    USHORT  usPWMMed;                        // The PWM value (in percent) at TMed. -    USHORT  usPWMHigh;                       // The PWM value at THigh. -} ATOM_PPLIB_FANTABLE; - -typedef struct _ATOM_PPLIB_FANTABLE2 -{ -    ATOM_PPLIB_FANTABLE basicTable; -    USHORT  usTMax;                          // The max temperature -} ATOM_PPLIB_FANTABLE2; - -typedef struct _ATOM_PPLIB_FANTABLE3 -{ -	ATOM_PPLIB_FANTABLE2 basicTable2; -	UCHAR ucFanControlMode; -	USHORT usFanPWMMax; -	USHORT usFanOutputSensitivity; -} ATOM_PPLIB_FANTABLE3; - -typedef struct _ATOM_PPLIB_EXTENDEDHEADER -{ -    USHORT  usSize; -    ULONG   ulMaxEngineClock;   // For Overdrive. -    ULONG   ulMaxMemoryClock;   // For Overdrive. -    // Add extra system parameters here, always adjust size to include all fields. -    USHORT  usVCETableOffset; //points to ATOM_PPLIB_VCE_Table -    USHORT  usUVDTableOffset;   //points to ATOM_PPLIB_UVD_Table -    USHORT  usSAMUTableOffset;  //points to ATOM_PPLIB_SAMU_Table -    USHORT  usPPMTableOffset;   //points to ATOM_PPLIB_PPM_Table -    USHORT  usACPTableOffset;  //points to ATOM_PPLIB_ACP_Table    -    /* points to ATOM_PPLIB_POWERTUNE_Table */ -    USHORT  usPowerTuneTableOffset; -    /* points to ATOM_PPLIB_CLOCK_Voltage_Dependency_Table for sclkVddgfxTable */ -    USHORT  usSclkVddgfxTableOffset; -} ATOM_PPLIB_EXTENDEDHEADER; - -//// ATOM_PPLIB_POWERPLAYTABLE::ulPlatformCaps -#define ATOM_PP_PLATFORM_CAP_BACKBIAS 1 -#define ATOM_PP_PLATFORM_CAP_POWERPLAY 2 -#define ATOM_PP_PLATFORM_CAP_SBIOSPOWERSOURCE 4 -#define ATOM_PP_PLATFORM_CAP_ASPM_L0s 8 -#define ATOM_PP_PLATFORM_CAP_ASPM_L1 16 -#define ATOM_PP_PLATFORM_CAP_HARDWAREDC 32 -#define ATOM_PP_PLATFORM_CAP_GEMINIPRIMARY 64 -#define ATOM_PP_PLATFORM_CAP_STEPVDDC 128 -#define ATOM_PP_PLATFORM_CAP_VOLTAGECONTROL 256 -#define ATOM_PP_PLATFORM_CAP_SIDEPORTCONTROL 512 -#define ATOM_PP_PLATFORM_CAP_TURNOFFPLL_ASPML1 1024 -#define ATOM_PP_PLATFORM_CAP_HTLINKCONTROL 2048 -#define ATOM_PP_PLATFORM_CAP_MVDDCONTROL 4096 -#define ATOM_PP_PLATFORM_CAP_GOTO_BOOT_ON_ALERT 0x2000              // Go to boot state on alerts, e.g. on an AC->DC transition. -#define ATOM_PP_PLATFORM_CAP_DONT_WAIT_FOR_VBLANK_ON_ALERT 0x4000   // Do NOT wait for VBLANK during an alert (e.g. AC->DC transition). -#define ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL 0x8000                   // Does the driver control VDDCI independently from VDDC. -#define ATOM_PP_PLATFORM_CAP_REGULATOR_HOT 0x00010000               // Enable the 'regulator hot' feature. -#define ATOM_PP_PLATFORM_CAP_BACO          0x00020000               // Does the driver supports BACO state. -#define ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE   0x00040000           // Does the driver supports new CAC voltage table. -#define ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY   0x00080000     // Does the driver supports revert GPIO5 polarity. -#define ATOM_PP_PLATFORM_CAP_OUTPUT_THERMAL2GPIO17   0x00100000     // Does the driver supports thermal2GPIO17. -#define ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE   0x00200000   // Does the driver supports VR HOT GPIO Configurable. -#define ATOM_PP_PLATFORM_CAP_TEMP_INVERSION   0x00400000            // Does the driver supports Temp Inversion feature. -#define ATOM_PP_PLATFORM_CAP_EVV    0x00800000 - -typedef struct _ATOM_PPLIB_POWERPLAYTABLE -{ -      ATOM_COMMON_TABLE_HEADER sHeader; - -      UCHAR ucDataRevision; - -      UCHAR ucNumStates; -      UCHAR ucStateEntrySize; -      UCHAR ucClockInfoSize; -      UCHAR ucNonClockSize; - -      // offset from start of this table to array of ucNumStates ATOM_PPLIB_STATE structures -      USHORT usStateArrayOffset; - -      // offset from start of this table to array of ASIC-specific structures, -      // currently ATOM_PPLIB_CLOCK_INFO. -      USHORT usClockInfoArrayOffset; - -      // offset from start of this table to array of ATOM_PPLIB_NONCLOCK_INFO -      USHORT usNonClockInfoArrayOffset; - -      USHORT usBackbiasTime;    // in microseconds -      USHORT usVoltageTime;     // in microseconds -      USHORT usTableSize;       //the size of this structure, or the extended structure - -      ULONG ulPlatformCaps;            // See ATOM_PPLIB_CAPS_* - -      ATOM_PPLIB_THERMALCONTROLLER    sThermalController; - -      USHORT usBootClockInfoOffset; -      USHORT usBootNonClockInfoOffset; - -} ATOM_PPLIB_POWERPLAYTABLE; - -typedef struct _ATOM_PPLIB_POWERPLAYTABLE2 -{ -    ATOM_PPLIB_POWERPLAYTABLE basicTable; -    UCHAR   ucNumCustomThermalPolicy; -    USHORT  usCustomThermalPolicyArrayOffset; -}ATOM_PPLIB_POWERPLAYTABLE2, *LPATOM_PPLIB_POWERPLAYTABLE2; - -typedef struct _ATOM_PPLIB_POWERPLAYTABLE3 -{ -    ATOM_PPLIB_POWERPLAYTABLE2 basicTable2; -    USHORT                     usFormatID;                      // To be used ONLY by PPGen. -    USHORT                     usFanTableOffset; -    USHORT                     usExtendendedHeaderOffset; -} ATOM_PPLIB_POWERPLAYTABLE3, *LPATOM_PPLIB_POWERPLAYTABLE3; - -typedef struct _ATOM_PPLIB_POWERPLAYTABLE4 -{ -    ATOM_PPLIB_POWERPLAYTABLE3 basicTable3; -    ULONG                      ulGoldenPPID;                    // PPGen use only      -    ULONG                      ulGoldenRevision;                // PPGen use only -    USHORT                     usVddcDependencyOnSCLKOffset; -    USHORT                     usVddciDependencyOnMCLKOffset; -    USHORT                     usVddcDependencyOnMCLKOffset; -    USHORT                     usMaxClockVoltageOnDCOffset; -    USHORT                     usVddcPhaseShedLimitsTableOffset;    // Points to ATOM_PPLIB_PhaseSheddingLimits_Table -    USHORT                     usMvddDependencyOnMCLKOffset;   -} ATOM_PPLIB_POWERPLAYTABLE4, *LPATOM_PPLIB_POWERPLAYTABLE4; - -typedef struct _ATOM_PPLIB_POWERPLAYTABLE5 -{ -    ATOM_PPLIB_POWERPLAYTABLE4 basicTable4; -    ULONG                      ulTDPLimit; -    ULONG                      ulNearTDPLimit; -    ULONG                      ulSQRampingThreshold; -    USHORT                     usCACLeakageTableOffset;         // Points to ATOM_PPLIB_CAC_Leakage_Table -    ULONG                      ulCACLeakage;                    // The iLeakage for driver calculated CAC leakage table -    USHORT                     usTDPODLimit; -    USHORT                     usLoadLineSlope;                 // in milliOhms * 100 -} ATOM_PPLIB_POWERPLAYTABLE5, *LPATOM_PPLIB_POWERPLAYTABLE5; - -//// ATOM_PPLIB_NONCLOCK_INFO::usClassification -#define ATOM_PPLIB_CLASSIFICATION_UI_MASK          0x0007 -#define ATOM_PPLIB_CLASSIFICATION_UI_SHIFT         0 -#define ATOM_PPLIB_CLASSIFICATION_UI_NONE          0 -#define ATOM_PPLIB_CLASSIFICATION_UI_BATTERY       1 -#define ATOM_PPLIB_CLASSIFICATION_UI_BALANCED      3 -#define ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE   5 -// 2, 4, 6, 7 are reserved - -#define ATOM_PPLIB_CLASSIFICATION_BOOT                   0x0008 -#define ATOM_PPLIB_CLASSIFICATION_THERMAL                0x0010 -#define ATOM_PPLIB_CLASSIFICATION_LIMITEDPOWERSOURCE     0x0020 -#define ATOM_PPLIB_CLASSIFICATION_REST                   0x0040 -#define ATOM_PPLIB_CLASSIFICATION_FORCED                 0x0080 -#define ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE          0x0100 -#define ATOM_PPLIB_CLASSIFICATION_OVERDRIVETEMPLATE      0x0200 -#define ATOM_PPLIB_CLASSIFICATION_UVDSTATE               0x0400 -#define ATOM_PPLIB_CLASSIFICATION_3DLOW                  0x0800 -#define ATOM_PPLIB_CLASSIFICATION_ACPI                   0x1000 -#define ATOM_PPLIB_CLASSIFICATION_HD2STATE               0x2000 -#define ATOM_PPLIB_CLASSIFICATION_HDSTATE                0x4000 -#define ATOM_PPLIB_CLASSIFICATION_SDSTATE                0x8000 - -//// ATOM_PPLIB_NONCLOCK_INFO::usClassification2 -#define ATOM_PPLIB_CLASSIFICATION2_LIMITEDPOWERSOURCE_2     0x0001 -#define ATOM_PPLIB_CLASSIFICATION2_ULV                      0x0002 -#define ATOM_PPLIB_CLASSIFICATION2_MVC                      0x0004   //Multi-View Codec (BD-3D) - -//// ATOM_PPLIB_NONCLOCK_INFO::ulCapsAndSettings -#define ATOM_PPLIB_SINGLE_DISPLAY_ONLY           0x00000001 -#define ATOM_PPLIB_SUPPORTS_VIDEO_PLAYBACK         0x00000002 - -// 0 is 2.5Gb/s, 1 is 5Gb/s -#define ATOM_PPLIB_PCIE_LINK_SPEED_MASK            0x00000004 -#define ATOM_PPLIB_PCIE_LINK_SPEED_SHIFT           2 - -// lanes - 1: 1, 2, 4, 8, 12, 16 permitted by PCIE spec -#define ATOM_PPLIB_PCIE_LINK_WIDTH_MASK            0x000000F8 -#define ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT           3 - -// lookup into reduced refresh-rate table -#define ATOM_PPLIB_LIMITED_REFRESHRATE_VALUE_MASK  0x00000F00 -#define ATOM_PPLIB_LIMITED_REFRESHRATE_VALUE_SHIFT 8 - -#define ATOM_PPLIB_LIMITED_REFRESHRATE_UNLIMITED    0 -#define ATOM_PPLIB_LIMITED_REFRESHRATE_50HZ         1 -// 2-15 TBD as needed. - -#define ATOM_PPLIB_SOFTWARE_DISABLE_LOADBALANCING        0x00001000 -#define ATOM_PPLIB_SOFTWARE_ENABLE_SLEEP_FOR_TIMESTAMPS  0x00002000 - -#define ATOM_PPLIB_DISALLOW_ON_DC                       0x00004000 - -#define ATOM_PPLIB_ENABLE_VARIBRIGHT                     0x00008000 - -//memory related flags -#define ATOM_PPLIB_SWSTATE_MEMORY_DLL_OFF               0x000010000 - -//M3 Arb    //2bits, current 3 sets of parameters in total -#define ATOM_PPLIB_M3ARB_MASK                       0x00060000 -#define ATOM_PPLIB_M3ARB_SHIFT                      17 - -#define ATOM_PPLIB_ENABLE_DRR                       0x00080000 - -// remaining 16 bits are reserved -typedef struct _ATOM_PPLIB_THERMAL_STATE -{ -    UCHAR   ucMinTemperature; -    UCHAR   ucMaxTemperature; -    UCHAR   ucThermalAction; -}ATOM_PPLIB_THERMAL_STATE, *LPATOM_PPLIB_THERMAL_STATE; - -// Contained in an array starting at the offset -// in ATOM_PPLIB_POWERPLAYTABLE::usNonClockInfoArrayOffset. -// referenced from ATOM_PPLIB_STATE_INFO::ucNonClockStateIndex -#define ATOM_PPLIB_NONCLOCKINFO_VER1      12 -#define ATOM_PPLIB_NONCLOCKINFO_VER2      24 -typedef struct _ATOM_PPLIB_NONCLOCK_INFO -{ -      USHORT usClassification; -      UCHAR  ucMinTemperature; -      UCHAR  ucMaxTemperature; -      ULONG  ulCapsAndSettings; -      UCHAR  ucRequiredPower; -      USHORT usClassification2; -      ULONG  ulVCLK; -      ULONG  ulDCLK; -      UCHAR  ucUnused[5]; -} ATOM_PPLIB_NONCLOCK_INFO; - -// Contained in an array starting at the offset -// in ATOM_PPLIB_POWERPLAYTABLE::usClockInfoArrayOffset. -// referenced from ATOM_PPLIB_STATE::ucClockStateIndices -typedef struct _ATOM_PPLIB_R600_CLOCK_INFO -{ -      USHORT usEngineClockLow; -      UCHAR ucEngineClockHigh; - -      USHORT usMemoryClockLow; -      UCHAR ucMemoryClockHigh; - -      USHORT usVDDC; -      USHORT usUnused1; -      USHORT usUnused2; - -      ULONG ulFlags; // ATOM_PPLIB_R600_FLAGS_* - -} ATOM_PPLIB_R600_CLOCK_INFO; - -// ulFlags in ATOM_PPLIB_R600_CLOCK_INFO -#define ATOM_PPLIB_R600_FLAGS_PCIEGEN2          1 -#define ATOM_PPLIB_R600_FLAGS_UVDSAFE           2 -#define ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE    4 -#define ATOM_PPLIB_R600_FLAGS_MEMORY_ODT_OFF    8 -#define ATOM_PPLIB_R600_FLAGS_MEMORY_DLL_OFF   16 -#define ATOM_PPLIB_R600_FLAGS_LOWPOWER         32   // On the RV770 use 'low power' setting (sequencer S0). - -typedef struct _ATOM_PPLIB_RS780_CLOCK_INFO - -{ -      USHORT usLowEngineClockLow;         // Low Engine clock in MHz (the same way as on the R600). -      UCHAR  ucLowEngineClockHigh; -      USHORT usHighEngineClockLow;        // High Engine clock in MHz. -      UCHAR  ucHighEngineClockHigh; -      USHORT usMemoryClockLow;            // For now one of the ATOM_PPLIB_RS780_SPMCLK_XXXX constants. -      UCHAR  ucMemoryClockHigh;           // Currentyl unused. -      UCHAR  ucPadding;                   // For proper alignment and size. -      USHORT usVDDC;                      // For the 780, use: None, Low, High, Variable -      UCHAR  ucMaxHTLinkWidth;            // From SBIOS - {2, 4, 8, 16} -      UCHAR  ucMinHTLinkWidth;            // From SBIOS - {2, 4, 8, 16}. Effective only if CDLW enabled. Minimum down stream width could  -      USHORT usHTLinkFreq;                // See definition ATOM_PPLIB_RS780_HTLINKFREQ_xxx or in MHz(>=200). -      ULONG  ulFlags;  -} ATOM_PPLIB_RS780_CLOCK_INFO; - -#define ATOM_PPLIB_RS780_VOLTAGE_NONE       0  -#define ATOM_PPLIB_RS780_VOLTAGE_LOW        1  -#define ATOM_PPLIB_RS780_VOLTAGE_HIGH       2  -#define ATOM_PPLIB_RS780_VOLTAGE_VARIABLE   3  - -#define ATOM_PPLIB_RS780_SPMCLK_NONE        0   // We cannot change the side port memory clock, leave it as it is. -#define ATOM_PPLIB_RS780_SPMCLK_LOW         1 -#define ATOM_PPLIB_RS780_SPMCLK_HIGH        2 - -#define ATOM_PPLIB_RS780_HTLINKFREQ_NONE       0  -#define ATOM_PPLIB_RS780_HTLINKFREQ_LOW        1  -#define ATOM_PPLIB_RS780_HTLINKFREQ_HIGH       2  - -typedef struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO -{ -      USHORT usEngineClockLow; -      UCHAR  ucEngineClockHigh; - -      USHORT usMemoryClockLow; -      UCHAR  ucMemoryClockHigh; - -      USHORT usVDDC; -      USHORT usVDDCI; -      USHORT usUnused; - -      ULONG ulFlags; // ATOM_PPLIB_R600_FLAGS_* - -} ATOM_PPLIB_EVERGREEN_CLOCK_INFO; - -typedef struct _ATOM_PPLIB_SI_CLOCK_INFO -{ -      USHORT usEngineClockLow; -      UCHAR  ucEngineClockHigh; - -      USHORT usMemoryClockLow; -      UCHAR  ucMemoryClockHigh; - -      USHORT usVDDC; -      USHORT usVDDCI; -      UCHAR  ucPCIEGen; -      UCHAR  ucUnused1; - -      ULONG ulFlags; // ATOM_PPLIB_SI_FLAGS_*, no flag is necessary for now - -} ATOM_PPLIB_SI_CLOCK_INFO; - -typedef struct _ATOM_PPLIB_CI_CLOCK_INFO -{ -      USHORT usEngineClockLow; -      UCHAR  ucEngineClockHigh; - -      USHORT usMemoryClockLow; -      UCHAR  ucMemoryClockHigh; -       -      UCHAR  ucPCIEGen; -      USHORT usPCIELane; -} ATOM_PPLIB_CI_CLOCK_INFO; - -typedef struct _ATOM_PPLIB_SUMO_CLOCK_INFO{ -      USHORT usEngineClockLow;  //clockfrequency & 0xFFFF. The unit is in 10khz -      UCHAR  ucEngineClockHigh; //clockfrequency >> 16.  -      UCHAR  vddcIndex;         //2-bit vddc index; -      USHORT tdpLimit; -      //please initalize to 0 -      USHORT rsv1; -      //please initialize to 0s -      ULONG rsv2[2]; -}ATOM_PPLIB_SUMO_CLOCK_INFO; - -typedef struct _ATOM_PPLIB_CZ_CLOCK_INFO { -      UCHAR index; -      UCHAR rsv[3]; -} ATOM_PPLIB_CZ_CLOCK_INFO; - -typedef struct _ATOM_PPLIB_STATE_V2 -{ -      //number of valid dpm levels in this state; Driver uses it to calculate the whole  -      //size of the state: sizeof(ATOM_PPLIB_STATE_V2) + (ucNumDPMLevels - 1) * sizeof(UCHAR) -      UCHAR ucNumDPMLevels; -       -      //a index to the array of nonClockInfos -      UCHAR nonClockInfoIndex; -      /** -      * Driver will read the first ucNumDPMLevels in this array -      */ -      UCHAR clockInfoIndex[1]; -} ATOM_PPLIB_STATE_V2; - -typedef struct _StateArray{ -    //how many states we have  -    UCHAR ucNumEntries; -     -    ATOM_PPLIB_STATE_V2 states[1]; -}StateArray; - - -typedef struct _ClockInfoArray{ -    //how many clock levels we have -    UCHAR ucNumEntries; -     -    //sizeof(ATOM_PPLIB_CLOCK_INFO) -    UCHAR ucEntrySize; -     -    UCHAR clockInfo[1]; -}ClockInfoArray; - -typedef struct _NonClockInfoArray{ - -    //how many non-clock levels we have. normally should be same as number of states -    UCHAR ucNumEntries; -    //sizeof(ATOM_PPLIB_NONCLOCK_INFO) -    UCHAR ucEntrySize; -     -    ATOM_PPLIB_NONCLOCK_INFO nonClockInfo[1]; -}NonClockInfoArray; - -typedef struct _ATOM_PPLIB_Clock_Voltage_Dependency_Record -{ -    USHORT usClockLow; -    UCHAR  ucClockHigh; -    USHORT usVoltage; -}ATOM_PPLIB_Clock_Voltage_Dependency_Record; - -typedef struct _ATOM_PPLIB_Clock_Voltage_Dependency_Table -{ -    UCHAR ucNumEntries;                                                // Number of entries. -    ATOM_PPLIB_Clock_Voltage_Dependency_Record entries[1];             // Dynamically allocate entries. -}ATOM_PPLIB_Clock_Voltage_Dependency_Table; - -typedef struct _ATOM_PPLIB_Clock_Voltage_Limit_Record -{ -    USHORT usSclkLow; -    UCHAR  ucSclkHigh; -    USHORT usMclkLow; -    UCHAR  ucMclkHigh; -    USHORT usVddc; -    USHORT usVddci; -}ATOM_PPLIB_Clock_Voltage_Limit_Record; - -typedef struct _ATOM_PPLIB_Clock_Voltage_Limit_Table -{ -    UCHAR ucNumEntries;                                                // Number of entries. -    ATOM_PPLIB_Clock_Voltage_Limit_Record entries[1];                  // Dynamically allocate entries. -}ATOM_PPLIB_Clock_Voltage_Limit_Table; - -union _ATOM_PPLIB_CAC_Leakage_Record -{ -    struct -    { -        USHORT usVddc;          // We use this field for the "fake" standardized VDDC for power calculations; For CI and newer, we use this as the real VDDC value. in CI we read it as StdVoltageHiSidd -        ULONG  ulLeakageValue;  // For CI and newer we use this as the "fake" standar VDDC value. in CI we read it as StdVoltageLoSidd - -    }; -    struct -     { -        USHORT usVddc1; -        USHORT usVddc2; -        USHORT usVddc3; -     }; -}; - -typedef union _ATOM_PPLIB_CAC_Leakage_Record ATOM_PPLIB_CAC_Leakage_Record; - -typedef struct _ATOM_PPLIB_CAC_Leakage_Table -{ -    UCHAR ucNumEntries;                                                 // Number of entries. -    ATOM_PPLIB_CAC_Leakage_Record entries[1];                           // Dynamically allocate entries. -}ATOM_PPLIB_CAC_Leakage_Table; - -typedef struct _ATOM_PPLIB_PhaseSheddingLimits_Record -{ -    USHORT usVoltage; -    USHORT usSclkLow; -    UCHAR  ucSclkHigh; -    USHORT usMclkLow; -    UCHAR  ucMclkHigh; -}ATOM_PPLIB_PhaseSheddingLimits_Record; - -typedef struct _ATOM_PPLIB_PhaseSheddingLimits_Table -{ -    UCHAR ucNumEntries;                                                 // Number of entries. -    ATOM_PPLIB_PhaseSheddingLimits_Record entries[1];                   // Dynamically allocate entries. -}ATOM_PPLIB_PhaseSheddingLimits_Table; - -typedef struct _VCEClockInfo{ -    USHORT usEVClkLow; -    UCHAR  ucEVClkHigh; -    USHORT usECClkLow; -    UCHAR  ucECClkHigh; -}VCEClockInfo; - -typedef struct _VCEClockInfoArray{ -    UCHAR ucNumEntries; -    VCEClockInfo entries[1]; -}VCEClockInfoArray; - -typedef struct _ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record -{ -    USHORT usVoltage; -    UCHAR  ucVCEClockInfoIndex; -}ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record; - -typedef struct _ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table -{ -    UCHAR numEntries; -    ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record entries[1]; -}ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table; - -typedef struct _ATOM_PPLIB_VCE_State_Record -{ -    UCHAR  ucVCEClockInfoIndex; -    UCHAR  ucClockInfoIndex; //highest 2 bits indicates memory p-states, lower 6bits indicates index to ClockInfoArrary -}ATOM_PPLIB_VCE_State_Record; - -typedef struct _ATOM_PPLIB_VCE_State_Table -{ -    UCHAR numEntries; -    ATOM_PPLIB_VCE_State_Record entries[1]; -}ATOM_PPLIB_VCE_State_Table; - - -typedef struct _ATOM_PPLIB_VCE_Table -{ -      UCHAR revid; -//    VCEClockInfoArray array; -//    ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table limits; -//    ATOM_PPLIB_VCE_State_Table states; -}ATOM_PPLIB_VCE_Table; - - -typedef struct _UVDClockInfo{ -    USHORT usVClkLow; -    UCHAR  ucVClkHigh; -    USHORT usDClkLow; -    UCHAR  ucDClkHigh; -}UVDClockInfo; - -typedef struct _UVDClockInfoArray{ -    UCHAR ucNumEntries; -    UVDClockInfo entries[1]; -}UVDClockInfoArray; - -typedef struct _ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record -{ -    USHORT usVoltage; -    UCHAR  ucUVDClockInfoIndex; -}ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record; - -typedef struct _ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table -{ -    UCHAR numEntries; -    ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record entries[1]; -}ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table; - -typedef struct _ATOM_PPLIB_UVD_Table -{ -      UCHAR revid; -//    UVDClockInfoArray array; -//    ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table limits; -}ATOM_PPLIB_UVD_Table; - -typedef struct _ATOM_PPLIB_SAMClk_Voltage_Limit_Record -{ -      USHORT usVoltage; -      USHORT usSAMClockLow; -      UCHAR  ucSAMClockHigh; -}ATOM_PPLIB_SAMClk_Voltage_Limit_Record; - -typedef struct _ATOM_PPLIB_SAMClk_Voltage_Limit_Table{ -    UCHAR numEntries; -    ATOM_PPLIB_SAMClk_Voltage_Limit_Record entries[1]; -}ATOM_PPLIB_SAMClk_Voltage_Limit_Table; - -typedef struct _ATOM_PPLIB_SAMU_Table -{ -      UCHAR revid; -      ATOM_PPLIB_SAMClk_Voltage_Limit_Table limits; -}ATOM_PPLIB_SAMU_Table; - -typedef struct _ATOM_PPLIB_ACPClk_Voltage_Limit_Record -{ -      USHORT usVoltage; -      USHORT usACPClockLow; -      UCHAR  ucACPClockHigh; -}ATOM_PPLIB_ACPClk_Voltage_Limit_Record; - -typedef struct _ATOM_PPLIB_ACPClk_Voltage_Limit_Table{ -    UCHAR numEntries; -    ATOM_PPLIB_ACPClk_Voltage_Limit_Record entries[1]; -}ATOM_PPLIB_ACPClk_Voltage_Limit_Table; - -typedef struct _ATOM_PPLIB_ACP_Table -{ -      UCHAR revid; -      ATOM_PPLIB_ACPClk_Voltage_Limit_Table limits; -}ATOM_PPLIB_ACP_Table; - -typedef struct _ATOM_PowerTune_Table{ -    USHORT usTDP; -    USHORT usConfigurableTDP; -    USHORT usTDC; -    USHORT usBatteryPowerLimit; -    USHORT usSmallPowerLimit; -    USHORT usLowCACLeakage; -    USHORT usHighCACLeakage; -}ATOM_PowerTune_Table; - -typedef struct _ATOM_PPLIB_POWERTUNE_Table -{ -      UCHAR revid; -      ATOM_PowerTune_Table power_tune_table; -}ATOM_PPLIB_POWERTUNE_Table; - -typedef struct _ATOM_PPLIB_POWERTUNE_Table_V1 -{ -      UCHAR revid; -      ATOM_PowerTune_Table power_tune_table; -      USHORT usMaximumPowerDeliveryLimit; -      USHORT usReserve[7]; -} ATOM_PPLIB_POWERTUNE_Table_V1; - -#define ATOM_PPM_A_A    1 -#define ATOM_PPM_A_I    2 -typedef struct _ATOM_PPLIB_PPM_Table -{ -      UCHAR  ucRevId; -      UCHAR  ucPpmDesign;          //A+I or A+A -      USHORT usCpuCoreNumber; -      ULONG  ulPlatformTDP; -      ULONG  ulSmallACPlatformTDP; -      ULONG  ulPlatformTDC; -      ULONG  ulSmallACPlatformTDC; -      ULONG  ulApuTDP; -      ULONG  ulDGpuTDP;   -      ULONG  ulDGpuUlvPower; -      ULONG  ulTjmax; -} ATOM_PPLIB_PPM_Table; - -#pragma pack() - -#endif diff --git a/drivers/gpu/drm/amd/amdgpu/sdma_v2_4.c b/drivers/gpu/drm/amd/amdgpu/sdma_v2_4.c index d7895885fe0c..14e87234171a 100644 --- a/drivers/gpu/drm/amd/amdgpu/sdma_v2_4.c +++ b/drivers/gpu/drm/amd/amdgpu/sdma_v2_4.c @@ -121,6 +121,7 @@ static int sdma_v2_4_init_microcode(struct amdgpu_device *adev)  	int err, i;  	struct amdgpu_firmware_info *info = NULL;  	const struct common_firmware_header *header = NULL; +	const struct sdma_firmware_header_v1_0 *hdr;  	DRM_DEBUG("\n"); @@ -142,6 +143,11 @@ static int sdma_v2_4_init_microcode(struct amdgpu_device *adev)  		err = amdgpu_ucode_validate(adev->sdma[i].fw);  		if (err)  			goto out; +		hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data; +		adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version); +		adev->sdma[i].feature_version = le32_to_cpu(hdr->ucode_feature_version); +		if (adev->sdma[i].feature_version >= 20) +			adev->sdma[i].burst_nop = true;  		if (adev->firmware.smu_load) {  			info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i]; @@ -214,6 +220,19 @@ static void sdma_v2_4_ring_set_wptr(struct amdgpu_ring *ring)  	WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);  } +static void sdma_v2_4_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count) +{ +	struct amdgpu_sdma *sdma = amdgpu_get_sdma_instance(ring); +	int i; + +	for (i = 0; i < count; i++) +		if (sdma && sdma->burst_nop && (i == 0)) +			amdgpu_ring_write(ring, ring->nop | +				SDMA_PKT_NOP_HEADER_COUNT(count - 1)); +		else +			amdgpu_ring_write(ring, ring->nop); +} +  /**   * sdma_v2_4_ring_emit_ib - Schedule an IB on the DMA engine   * @@ -241,8 +260,8 @@ static void sdma_v2_4_ring_emit_ib(struct amdgpu_ring *ring,  	amdgpu_ring_write(ring, next_rptr);  	/* IB packet must end on a 8 DW boundary */ -	while ((ring->wptr & 7) != 2) -		amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_NOP)); +	sdma_v2_4_ring_insert_nop(ring, (10 - (ring->wptr & 7)) % 8); +  	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |  			  SDMA_PKT_INDIRECT_HEADER_VMID(vmid));  	/* base must be 32 byte aligned */ @@ -541,8 +560,6 @@ static int sdma_v2_4_load_microcode(struct amdgpu_device *adev)  			hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;  			amdgpu_ucode_print_sdma_hdr(&hdr->header);  			fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4; -			adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version); -  			fw_data = (const __le32 *)  				(adev->sdma[i].fw->data +  				 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); @@ -671,6 +688,7 @@ static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring)  {  	struct amdgpu_device *adev = ring->adev;  	struct amdgpu_ib ib; +	struct fence *f = NULL;  	unsigned i;  	unsigned index;  	int r; @@ -686,12 +704,11 @@ static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring)  	gpu_addr = adev->wb.gpu_addr + (index * 4);  	tmp = 0xCAFEDEAD;  	adev->wb.wb[index] = cpu_to_le32(tmp); - +	memset(&ib, 0, sizeof(ib));  	r = amdgpu_ib_get(ring, NULL, 256, &ib);  	if (r) { -		amdgpu_wb_free(adev, index);  		DRM_ERROR("amdgpu: failed to get ib (%d).\n", r); -		return r; +		goto err0;  	}  	ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) | @@ -705,19 +722,16 @@ static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring)  	ib.ptr[7] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);  	ib.length_dw = 8; -	r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED); -	if (r) { -		amdgpu_ib_free(adev, &ib); -		amdgpu_wb_free(adev, index); -		DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r); -		return r; -	} -	r = amdgpu_fence_wait(ib.fence, false); +	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL, +						 AMDGPU_FENCE_OWNER_UNDEFINED, +						 &f); +	if (r) +		goto err1; + +	r = fence_wait(f, false);  	if (r) { -		amdgpu_ib_free(adev, &ib); -		amdgpu_wb_free(adev, index);  		DRM_ERROR("amdgpu: fence wait failed (%d).\n", r); -		return r; +		goto err1;  	}  	for (i = 0; i < adev->usec_timeout; i++) {  		tmp = le32_to_cpu(adev->wb.wb[index]); @@ -727,12 +741,17 @@ static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring)  	}  	if (i < adev->usec_timeout) {  		DRM_INFO("ib test on ring %d succeeded in %u usecs\n", -			 ib.fence->ring->idx, i); +			 ring->idx, i); +		goto err1;  	} else {  		DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);  		r = -EINVAL;  	} + +err1: +	fence_put(f);  	amdgpu_ib_free(adev, &ib); +err0:  	amdgpu_wb_free(adev, index);  	return r;  } @@ -875,8 +894,19 @@ static void sdma_v2_4_vm_set_pte_pde(struct amdgpu_ib *ib,   */  static void sdma_v2_4_vm_pad_ib(struct amdgpu_ib *ib)  { -	while (ib->length_dw & 0x7) -		ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP); +	struct amdgpu_sdma *sdma = amdgpu_get_sdma_instance(ib->ring); +	u32 pad_count; +	int i; + +	pad_count = (8 - (ib->length_dw & 0x7)) % 8; +	for (i = 0; i < pad_count; i++) +		if (sdma && sdma->burst_nop && (i == 0)) +			ib->ptr[ib->length_dw++] = +				SDMA_PKT_HEADER_OP(SDMA_OP_NOP) | +				SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1); +		else +			ib->ptr[ib->length_dw++] = +				SDMA_PKT_HEADER_OP(SDMA_OP_NOP);  }  /** @@ -1310,6 +1340,7 @@ static const struct amdgpu_ring_funcs sdma_v2_4_ring_funcs = {  	.test_ring = sdma_v2_4_ring_test_ring,  	.test_ib = sdma_v2_4_ring_test_ib,  	.is_lockup = sdma_v2_4_ring_is_lockup, +	.insert_nop = sdma_v2_4_ring_insert_nop,  };  static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev) @@ -1346,19 +1377,19 @@ static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev)   * Used by the amdgpu ttm implementation to move pages if   * registered as the asic copy callback.   */ -static void sdma_v2_4_emit_copy_buffer(struct amdgpu_ring *ring, +static void sdma_v2_4_emit_copy_buffer(struct amdgpu_ib *ib,  				       uint64_t src_offset,  				       uint64_t dst_offset,  				       uint32_t byte_count)  { -	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_COPY) | -			  SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR)); -	amdgpu_ring_write(ring, byte_count); -	amdgpu_ring_write(ring, 0); /* src/dst endian swap */ -	amdgpu_ring_write(ring, lower_32_bits(src_offset)); -	amdgpu_ring_write(ring, upper_32_bits(src_offset)); -	amdgpu_ring_write(ring, lower_32_bits(dst_offset)); -	amdgpu_ring_write(ring, upper_32_bits(dst_offset)); +	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) | +		SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR); +	ib->ptr[ib->length_dw++] = byte_count; +	ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */ +	ib->ptr[ib->length_dw++] = lower_32_bits(src_offset); +	ib->ptr[ib->length_dw++] = upper_32_bits(src_offset); +	ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset); +	ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);  }  /** @@ -1371,16 +1402,16 @@ static void sdma_v2_4_emit_copy_buffer(struct amdgpu_ring *ring,   *   * Fill GPU buffers using the DMA engine (VI).   */ -static void sdma_v2_4_emit_fill_buffer(struct amdgpu_ring *ring, +static void sdma_v2_4_emit_fill_buffer(struct amdgpu_ib *ib,  				       uint32_t src_data,  				       uint64_t dst_offset,  				       uint32_t byte_count)  { -	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL)); -	amdgpu_ring_write(ring, lower_32_bits(dst_offset)); -	amdgpu_ring_write(ring, upper_32_bits(dst_offset)); -	amdgpu_ring_write(ring, src_data); -	amdgpu_ring_write(ring, byte_count); +	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL); +	ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset); +	ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset); +	ib->ptr[ib->length_dw++] = src_data; +	ib->ptr[ib->length_dw++] = byte_count;  }  static const struct amdgpu_buffer_funcs sdma_v2_4_buffer_funcs = { @@ -1413,5 +1444,6 @@ static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev)  	if (adev->vm_manager.vm_pte_funcs == NULL) {  		adev->vm_manager.vm_pte_funcs = &sdma_v2_4_vm_pte_funcs;  		adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring; +		adev->vm_manager.vm_pte_funcs_ring->is_pte_ring = true;  	}  } diff --git a/drivers/gpu/drm/amd/amdgpu/sdma_v3_0.c b/drivers/gpu/drm/amd/amdgpu/sdma_v3_0.c index 7bb37b93993f..9bfe92df15f7 100644 --- a/drivers/gpu/drm/amd/amdgpu/sdma_v3_0.c +++ b/drivers/gpu/drm/amd/amdgpu/sdma_v3_0.c @@ -53,6 +53,8 @@ MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");  MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");  MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");  MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin"); +MODULE_FIRMWARE("amdgpu/fiji_sdma.bin"); +MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");  static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =  { @@ -80,6 +82,24 @@ static const u32 tonga_mgcg_cgcg_init[] =  	mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100  }; +static const u32 golden_settings_fiji_a10[] = +{ +	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007, +	mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100, +	mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100, +	mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100, +	mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007, +	mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100, +	mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100, +	mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100, +}; + +static const u32 fiji_mgcg_cgcg_init[] = +{ +	mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100, +	mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100 +}; +  static const u32 cz_golden_settings_a11[] =  {  	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007, @@ -122,6 +142,14 @@ static const u32 cz_mgcg_cgcg_init[] =  static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)  {  	switch (adev->asic_type) { +	case CHIP_FIJI: +		amdgpu_program_register_sequence(adev, +						 fiji_mgcg_cgcg_init, +						 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init)); +		amdgpu_program_register_sequence(adev, +						 golden_settings_fiji_a10, +						 (const u32)ARRAY_SIZE(golden_settings_fiji_a10)); +		break;  	case CHIP_TONGA:  		amdgpu_program_register_sequence(adev,  						 tonga_mgcg_cgcg_init, @@ -159,6 +187,7 @@ static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)  	int err, i;  	struct amdgpu_firmware_info *info = NULL;  	const struct common_firmware_header *header = NULL; +	const struct sdma_firmware_header_v1_0 *hdr;  	DRM_DEBUG("\n"); @@ -166,6 +195,9 @@ static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)  	case CHIP_TONGA:  		chip_name = "tonga";  		break; +	case CHIP_FIJI: +		chip_name = "fiji"; +		break;  	case CHIP_CARRIZO:  		chip_name = "carrizo";  		break; @@ -183,6 +215,11 @@ static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)  		err = amdgpu_ucode_validate(adev->sdma[i].fw);  		if (err)  			goto out; +		hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data; +		adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version); +		adev->sdma[i].feature_version = le32_to_cpu(hdr->ucode_feature_version); +		if (adev->sdma[i].feature_version >= 20) +			adev->sdma[i].burst_nop = true;  		if (adev->firmware.smu_load) {  			info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i]; @@ -269,6 +306,19 @@ static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)  	}  } +static void sdma_v3_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count) +{ +	struct amdgpu_sdma *sdma = amdgpu_get_sdma_instance(ring); +	int i; + +	for (i = 0; i < count; i++) +		if (sdma && sdma->burst_nop && (i == 0)) +			amdgpu_ring_write(ring, ring->nop | +				SDMA_PKT_NOP_HEADER_COUNT(count - 1)); +		else +			amdgpu_ring_write(ring, ring->nop); +} +  /**   * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine   * @@ -295,8 +345,7 @@ static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,  	amdgpu_ring_write(ring, next_rptr);  	/* IB packet must end on a 8 DW boundary */ -	while ((ring->wptr & 7) != 2) -		amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_NOP)); +	sdma_v3_0_ring_insert_nop(ring, (10 - (ring->wptr & 7)) % 8);  	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |  			  SDMA_PKT_INDIRECT_HEADER_VMID(vmid)); @@ -630,8 +679,6 @@ static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)  		hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;  		amdgpu_ucode_print_sdma_hdr(&hdr->header);  		fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4; -		adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version); -  		fw_data = (const __le32 *)  			(adev->sdma[i].fw->data +  				le32_to_cpu(hdr->header.ucode_array_offset_bytes)); @@ -761,6 +808,7 @@ static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring)  {  	struct amdgpu_device *adev = ring->adev;  	struct amdgpu_ib ib; +	struct fence *f = NULL;  	unsigned i;  	unsigned index;  	int r; @@ -776,12 +824,11 @@ static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring)  	gpu_addr = adev->wb.gpu_addr + (index * 4);  	tmp = 0xCAFEDEAD;  	adev->wb.wb[index] = cpu_to_le32(tmp); - +	memset(&ib, 0, sizeof(ib));  	r = amdgpu_ib_get(ring, NULL, 256, &ib);  	if (r) { -		amdgpu_wb_free(adev, index);  		DRM_ERROR("amdgpu: failed to get ib (%d).\n", r); -		return r; +		goto err0;  	}  	ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) | @@ -795,19 +842,16 @@ static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring)  	ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);  	ib.length_dw = 8; -	r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED); -	if (r) { -		amdgpu_ib_free(adev, &ib); -		amdgpu_wb_free(adev, index); -		DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r); -		return r; -	} -	r = amdgpu_fence_wait(ib.fence, false); +	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL, +						 AMDGPU_FENCE_OWNER_UNDEFINED, +						 &f); +	if (r) +		goto err1; + +	r = fence_wait(f, false);  	if (r) { -		amdgpu_ib_free(adev, &ib); -		amdgpu_wb_free(adev, index);  		DRM_ERROR("amdgpu: fence wait failed (%d).\n", r); -		return r; +		goto err1;  	}  	for (i = 0; i < adev->usec_timeout; i++) {  		tmp = le32_to_cpu(adev->wb.wb[index]); @@ -817,12 +861,16 @@ static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring)  	}  	if (i < adev->usec_timeout) {  		DRM_INFO("ib test on ring %d succeeded in %u usecs\n", -			 ib.fence->ring->idx, i); +			 ring->idx, i); +		goto err1;  	} else {  		DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);  		r = -EINVAL;  	} +err1: +	fence_put(f);  	amdgpu_ib_free(adev, &ib); +err0:  	amdgpu_wb_free(adev, index);  	return r;  } @@ -965,8 +1013,19 @@ static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib,   */  static void sdma_v3_0_vm_pad_ib(struct amdgpu_ib *ib)  { -	while (ib->length_dw & 0x7) -		ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP); +	struct amdgpu_sdma *sdma = amdgpu_get_sdma_instance(ib->ring); +	u32 pad_count; +	int i; + +	pad_count = (8 - (ib->length_dw & 0x7)) % 8; +	for (i = 0; i < pad_count; i++) +		if (sdma && sdma->burst_nop && (i == 0)) +			ib->ptr[ib->length_dw++] = +				SDMA_PKT_HEADER_OP(SDMA_OP_NOP) | +				SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1); +		else +			ib->ptr[ib->length_dw++] = +				SDMA_PKT_HEADER_OP(SDMA_OP_NOP);  }  /** @@ -1404,6 +1463,7 @@ static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {  	.test_ring = sdma_v3_0_ring_test_ring,  	.test_ib = sdma_v3_0_ring_test_ib,  	.is_lockup = sdma_v3_0_ring_is_lockup, +	.insert_nop = sdma_v3_0_ring_insert_nop,  };  static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev) @@ -1440,19 +1500,19 @@ static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)   * Used by the amdgpu ttm implementation to move pages if   * registered as the asic copy callback.   */ -static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ring *ring, +static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ib *ib,  				       uint64_t src_offset,  				       uint64_t dst_offset,  				       uint32_t byte_count)  { -	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_COPY) | -			  SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR)); -	amdgpu_ring_write(ring, byte_count); -	amdgpu_ring_write(ring, 0); /* src/dst endian swap */ -	amdgpu_ring_write(ring, lower_32_bits(src_offset)); -	amdgpu_ring_write(ring, upper_32_bits(src_offset)); -	amdgpu_ring_write(ring, lower_32_bits(dst_offset)); -	amdgpu_ring_write(ring, upper_32_bits(dst_offset)); +	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) | +		SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR); +	ib->ptr[ib->length_dw++] = byte_count; +	ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */ +	ib->ptr[ib->length_dw++] = lower_32_bits(src_offset); +	ib->ptr[ib->length_dw++] = upper_32_bits(src_offset); +	ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset); +	ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);  }  /** @@ -1465,16 +1525,16 @@ static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ring *ring,   *   * Fill GPU buffers using the DMA engine (VI).   */ -static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ring *ring, +static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ib *ib,  				       uint32_t src_data,  				       uint64_t dst_offset,  				       uint32_t byte_count)  { -	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL)); -	amdgpu_ring_write(ring, lower_32_bits(dst_offset)); -	amdgpu_ring_write(ring, upper_32_bits(dst_offset)); -	amdgpu_ring_write(ring, src_data); -	amdgpu_ring_write(ring, byte_count); +	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL); +	ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset); +	ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset); +	ib->ptr[ib->length_dw++] = src_data; +	ib->ptr[ib->length_dw++] = byte_count;  }  static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = { @@ -1507,5 +1567,6 @@ static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)  	if (adev->vm_manager.vm_pte_funcs == NULL) {  		adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;  		adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring; +		adev->vm_manager.vm_pte_funcs_ring->is_pte_ring = true;  	}  } diff --git a/drivers/gpu/drm/amd/amdgpu/tonga_sdma_pkt_open.h b/drivers/gpu/drm/amd/amdgpu/tonga_sdma_pkt_open.h index 099b7b56113c..e5ebd084288d 100644 --- a/drivers/gpu/drm/amd/amdgpu/tonga_sdma_pkt_open.h +++ b/drivers/gpu/drm/amd/amdgpu/tonga_sdma_pkt_open.h @@ -2236,5 +2236,10 @@  #define SDMA_PKT_NOP_HEADER_sub_op_shift  8  #define SDMA_PKT_NOP_HEADER_SUB_OP(x) (((x) & SDMA_PKT_NOP_HEADER_sub_op_mask) << SDMA_PKT_NOP_HEADER_sub_op_shift) +/*define for count field*/ +#define SDMA_PKT_NOP_HEADER_count_offset 0 +#define SDMA_PKT_NOP_HEADER_count_mask   0x00003FFF +#define SDMA_PKT_NOP_HEADER_count_shift  16 +#define SDMA_PKT_NOP_HEADER_COUNT(x) (((x) & SDMA_PKT_NOP_HEADER_count_mask) << SDMA_PKT_NOP_HEADER_count_shift)  #endif /* __TONGA_SDMA_PKT_OPEN_H_ */ diff --git a/drivers/gpu/drm/amd/amdgpu/tonga_smc.c b/drivers/gpu/drm/amd/amdgpu/tonga_smc.c index 5fc53a40c7ac..1f5ac941a610 100644 --- a/drivers/gpu/drm/amd/amdgpu/tonga_smc.c +++ b/drivers/gpu/drm/amd/amdgpu/tonga_smc.c @@ -761,7 +761,9 @@ int tonga_smu_init(struct amdgpu_device *adev)  	/* Allocate FW image data structure and header buffer */  	ret = amdgpu_bo_create(adev, image_size, PAGE_SIZE, -				true, AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, toc_buf); +			       true, AMDGPU_GEM_DOMAIN_VRAM, +			       AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +			       NULL, toc_buf);  	if (ret) {  		DRM_ERROR("Failed to allocate memory for TOC buffer\n");  		return -ENOMEM; @@ -769,7 +771,9 @@ int tonga_smu_init(struct amdgpu_device *adev)  	/* Allocate buffer for SMU internal buffer */  	ret = amdgpu_bo_create(adev, smu_internal_buffer_size, PAGE_SIZE, -				true, AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, smu_buf); +			       true, AMDGPU_GEM_DOMAIN_VRAM, +			       AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED, +			       NULL, smu_buf);  	if (ret) {  		DRM_ERROR("Failed to allocate memory for SMU internal buffer\n");  		return -ENOMEM; diff --git a/drivers/gpu/drm/amd/amdgpu/uvd_v4_2.c b/drivers/gpu/drm/amd/amdgpu/uvd_v4_2.c index 4efd671d7a9b..5fac5da694f0 100644 --- a/drivers/gpu/drm/amd/amdgpu/uvd_v4_2.c +++ b/drivers/gpu/drm/amd/amdgpu/uvd_v4_2.c @@ -534,7 +534,7 @@ static void uvd_v4_2_ring_emit_ib(struct amdgpu_ring *ring,  static int uvd_v4_2_ring_test_ib(struct amdgpu_ring *ring)  {  	struct amdgpu_device *adev = ring->adev; -	struct amdgpu_fence *fence = NULL; +	struct fence *fence = NULL;  	int r;  	r = amdgpu_asic_set_uvd_clocks(adev, 53300, 40000); @@ -555,14 +555,14 @@ static int uvd_v4_2_ring_test_ib(struct amdgpu_ring *ring)  		goto error;  	} -	r = amdgpu_fence_wait(fence, false); +	r = fence_wait(fence, false);  	if (r) {  		DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);  		goto error;  	}  	DRM_INFO("ib test on ring %d succeeded\n",  ring->idx);  error: -	amdgpu_fence_unref(&fence); +	fence_put(fence);  	amdgpu_asic_set_uvd_clocks(adev, 0, 0);  	return r;  } @@ -886,6 +886,7 @@ static const struct amdgpu_ring_funcs uvd_v4_2_ring_funcs = {  	.test_ring = uvd_v4_2_ring_test_ring,  	.test_ib = uvd_v4_2_ring_test_ib,  	.is_lockup = amdgpu_ring_test_lockup, +	.insert_nop = amdgpu_ring_insert_nop,  };  static void uvd_v4_2_set_ring_funcs(struct amdgpu_device *adev) diff --git a/drivers/gpu/drm/amd/amdgpu/uvd_v5_0.c b/drivers/gpu/drm/amd/amdgpu/uvd_v5_0.c index b756bd99c0fd..2d5c59c318af 100644 --- a/drivers/gpu/drm/amd/amdgpu/uvd_v5_0.c +++ b/drivers/gpu/drm/amd/amdgpu/uvd_v5_0.c @@ -580,7 +580,7 @@ static void uvd_v5_0_ring_emit_ib(struct amdgpu_ring *ring,  static int uvd_v5_0_ring_test_ib(struct amdgpu_ring *ring)  {  	struct amdgpu_device *adev = ring->adev; -	struct amdgpu_fence *fence = NULL; +	struct fence *fence = NULL;  	int r;  	r = amdgpu_asic_set_uvd_clocks(adev, 53300, 40000); @@ -601,14 +601,14 @@ static int uvd_v5_0_ring_test_ib(struct amdgpu_ring *ring)  		goto error;  	} -	r = amdgpu_fence_wait(fence, false); +	r = fence_wait(fence, false);  	if (r) {  		DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);  		goto error;  	}  	DRM_INFO("ib test on ring %d succeeded\n",  ring->idx);  error: -	amdgpu_fence_unref(&fence); +	fence_put(fence);  	amdgpu_asic_set_uvd_clocks(adev, 0, 0);  	return r;  } @@ -825,6 +825,7 @@ static const struct amdgpu_ring_funcs uvd_v5_0_ring_funcs = {  	.test_ring = uvd_v5_0_ring_test_ring,  	.test_ib = uvd_v5_0_ring_test_ib,  	.is_lockup = amdgpu_ring_test_lockup, +	.insert_nop = amdgpu_ring_insert_nop,  };  static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev) diff --git a/drivers/gpu/drm/amd/amdgpu/uvd_v6_0.c b/drivers/gpu/drm/amd/amdgpu/uvd_v6_0.c index 49aa931b2cb4..d9f553fce531 100644 --- a/drivers/gpu/drm/amd/amdgpu/uvd_v6_0.c +++ b/drivers/gpu/drm/amd/amdgpu/uvd_v6_0.c @@ -575,7 +575,7 @@ static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,   */  static int uvd_v6_0_ring_test_ib(struct amdgpu_ring *ring)  { -	struct amdgpu_fence *fence = NULL; +	struct fence *fence = NULL;  	int r;  	r = amdgpu_uvd_get_create_msg(ring, 1, NULL); @@ -590,14 +590,14 @@ static int uvd_v6_0_ring_test_ib(struct amdgpu_ring *ring)  		goto error;  	} -	r = amdgpu_fence_wait(fence, false); +	r = fence_wait(fence, false);  	if (r) {  		DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);  		goto error;  	}  	DRM_INFO("ib test on ring %d succeeded\n",  ring->idx);  error: -	amdgpu_fence_unref(&fence); +	fence_put(fence);  	return r;  } @@ -805,6 +805,7 @@ static const struct amdgpu_ring_funcs uvd_v6_0_ring_funcs = {  	.test_ring = uvd_v6_0_ring_test_ring,  	.test_ib = uvd_v6_0_ring_test_ib,  	.is_lockup = amdgpu_ring_test_lockup, +	.insert_nop = amdgpu_ring_insert_nop,  };  static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev) diff --git a/drivers/gpu/drm/amd/amdgpu/vce_v2_0.c b/drivers/gpu/drm/amd/amdgpu/vce_v2_0.c index 303d961d57bd..cd16df543f64 100644 --- a/drivers/gpu/drm/amd/amdgpu/vce_v2_0.c +++ b/drivers/gpu/drm/amd/amdgpu/vce_v2_0.c @@ -643,6 +643,7 @@ static const struct amdgpu_ring_funcs vce_v2_0_ring_funcs = {  	.test_ring = amdgpu_vce_ring_test_ring,  	.test_ib = amdgpu_vce_ring_test_ib,  	.is_lockup = amdgpu_ring_test_lockup, +	.insert_nop = amdgpu_ring_insert_nop,  };  static void vce_v2_0_set_ring_funcs(struct amdgpu_device *adev) diff --git a/drivers/gpu/drm/amd/amdgpu/vce_v3_0.c b/drivers/gpu/drm/amd/amdgpu/vce_v3_0.c index d62c4002e39c..f0656dfb53f3 100644 --- a/drivers/gpu/drm/amd/amdgpu/vce_v3_0.c +++ b/drivers/gpu/drm/amd/amdgpu/vce_v3_0.c @@ -32,9 +32,11 @@  #include "vid.h"  #include "vce/vce_3_0_d.h"  #include "vce/vce_3_0_sh_mask.h" -#include "oss/oss_2_0_d.h" -#include "oss/oss_2_0_sh_mask.h" +#include "oss/oss_3_0_d.h" +#include "oss/oss_3_0_sh_mask.h"  #include "gca/gfx_8_0_d.h" +#include "smu/smu_7_1_2_d.h" +#include "smu/smu_7_1_2_sh_mask.h"  #define GRBM_GFX_INDEX__VCE_INSTANCE__SHIFT	0x04  #define GRBM_GFX_INDEX__VCE_INSTANCE_MASK	0x10 @@ -112,6 +114,10 @@ static int vce_v3_0_start(struct amdgpu_device *adev)  	mutex_lock(&adev->grbm_idx_mutex);  	for (idx = 0; idx < 2; ++idx) { + +		if (adev->vce.harvest_config & (1 << idx)) +			continue; +  		if(idx == 0)  			WREG32_P(mmGRBM_GFX_INDEX, 0,  				~GRBM_GFX_INDEX__VCE_INSTANCE_MASK); @@ -190,10 +196,59 @@ static int vce_v3_0_start(struct amdgpu_device *adev)  	return 0;  } +#define ixVCE_HARVEST_FUSE_MACRO__ADDRESS     0xC0014074 +#define VCE_HARVEST_FUSE_MACRO__SHIFT       27 +#define VCE_HARVEST_FUSE_MACRO__MASK        0x18000000 + +static unsigned vce_v3_0_get_harvest_config(struct amdgpu_device *adev) +{ +	u32 tmp; +	unsigned ret; + +	/* Fiji is single pipe */ +	if (adev->asic_type == CHIP_FIJI) { +		ret = AMDGPU_VCE_HARVEST_VCE1; +		return ret; +	} + +	/* Tonga and CZ are dual or single pipe */ +	if (adev->flags & AMD_IS_APU) +		tmp = (RREG32_SMC(ixVCE_HARVEST_FUSE_MACRO__ADDRESS) & +		       VCE_HARVEST_FUSE_MACRO__MASK) >> +			VCE_HARVEST_FUSE_MACRO__SHIFT; +	else +		tmp = (RREG32_SMC(ixCC_HARVEST_FUSES) & +		       CC_HARVEST_FUSES__VCE_DISABLE_MASK) >> +			CC_HARVEST_FUSES__VCE_DISABLE__SHIFT; + +	switch (tmp) { +	case 1: +		ret = AMDGPU_VCE_HARVEST_VCE0; +		break; +	case 2: +		ret = AMDGPU_VCE_HARVEST_VCE1; +		break; +	case 3: +		ret = AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1; +		break; +	default: +		ret = 0; +	} + +	return ret; +} +  static int vce_v3_0_early_init(void *handle)  {  	struct amdgpu_device *adev = (struct amdgpu_device *)handle; +	adev->vce.harvest_config = vce_v3_0_get_harvest_config(adev); + +	if ((adev->vce.harvest_config & +	     (AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1)) == +	    (AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1)) +		return -ENOENT; +  	vce_v3_0_set_ring_funcs(adev);  	vce_v3_0_set_irq_funcs(adev); @@ -371,17 +426,41 @@ static void vce_v3_0_mc_resume(struct amdgpu_device *adev, int idx)  static bool vce_v3_0_is_idle(void *handle)  {  	struct amdgpu_device *adev = (struct amdgpu_device *)handle; +	u32 mask = 0; +	int idx; + +	for (idx = 0; idx < 2; ++idx) { +		if (adev->vce.harvest_config & (1 << idx)) +			continue; -	return !(RREG32(mmSRBM_STATUS2) & SRBM_STATUS2__VCE_BUSY_MASK); +		if (idx == 0) +			mask |= SRBM_STATUS2__VCE0_BUSY_MASK; +		else +			mask |= SRBM_STATUS2__VCE1_BUSY_MASK; +	} + +	return !(RREG32(mmSRBM_STATUS2) & mask);  }  static int vce_v3_0_wait_for_idle(void *handle)  {  	unsigned i;  	struct amdgpu_device *adev = (struct amdgpu_device *)handle; +	u32 mask = 0; +	int idx; + +	for (idx = 0; idx < 2; ++idx) { +		if (adev->vce.harvest_config & (1 << idx)) +			continue; + +		if (idx == 0) +			mask |= SRBM_STATUS2__VCE0_BUSY_MASK; +		else +			mask |= SRBM_STATUS2__VCE1_BUSY_MASK; +	}  	for (i = 0; i < adev->usec_timeout; i++) { -		if (!(RREG32(mmSRBM_STATUS2) & SRBM_STATUS2__VCE_BUSY_MASK)) +		if (!(RREG32(mmSRBM_STATUS2) & mask))  			return 0;  	}  	return -ETIMEDOUT; @@ -390,9 +469,21 @@ static int vce_v3_0_wait_for_idle(void *handle)  static int vce_v3_0_soft_reset(void *handle)  {  	struct amdgpu_device *adev = (struct amdgpu_device *)handle; +	u32 mask = 0; +	int idx; -	WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_VCE_MASK, -			~SRBM_SOFT_RESET__SOFT_RESET_VCE_MASK); +	for (idx = 0; idx < 2; ++idx) { +		if (adev->vce.harvest_config & (1 << idx)) +			continue; + +		if (idx == 0) +			mask |= SRBM_SOFT_RESET__SOFT_RESET_VCE0_MASK; +		else +			mask |= SRBM_SOFT_RESET__SOFT_RESET_VCE1_MASK; +	} +	WREG32_P(mmSRBM_SOFT_RESET, mask, +		 ~(SRBM_SOFT_RESET__SOFT_RESET_VCE0_MASK | +		   SRBM_SOFT_RESET__SOFT_RESET_VCE1_MASK));  	mdelay(5);  	return vce_v3_0_start(adev); @@ -553,6 +644,7 @@ static const struct amdgpu_ring_funcs vce_v3_0_ring_funcs = {  	.test_ring = amdgpu_vce_ring_test_ring,  	.test_ib = amdgpu_vce_ring_test_ib,  	.is_lockup = amdgpu_ring_test_lockup, +	.insert_nop = amdgpu_ring_insert_nop,  };  static void vce_v3_0_set_ring_funcs(struct amdgpu_device *adev) diff --git a/drivers/gpu/drm/amd/amdgpu/vi.c b/drivers/gpu/drm/amd/amdgpu/vi.c index fa5a4448531d..552d9e75ad1b 100644 --- a/drivers/gpu/drm/amd/amdgpu/vi.c +++ b/drivers/gpu/drm/amd/amdgpu/vi.c @@ -122,6 +122,32 @@ static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)  	spin_unlock_irqrestore(&adev->smc_idx_lock, flags);  } +/* smu_8_0_d.h */ +#define mmMP0PUB_IND_INDEX                                                      0x180 +#define mmMP0PUB_IND_DATA                                                       0x181 + +static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg) +{ +	unsigned long flags; +	u32 r; + +	spin_lock_irqsave(&adev->smc_idx_lock, flags); +	WREG32(mmMP0PUB_IND_INDEX, (reg)); +	r = RREG32(mmMP0PUB_IND_DATA); +	spin_unlock_irqrestore(&adev->smc_idx_lock, flags); +	return r; +} + +static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v) +{ +	unsigned long flags; + +	spin_lock_irqsave(&adev->smc_idx_lock, flags); +	WREG32(mmMP0PUB_IND_INDEX, (reg)); +	WREG32(mmMP0PUB_IND_DATA, (v)); +	spin_unlock_irqrestore(&adev->smc_idx_lock, flags); +} +  static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)  {  	unsigned long flags; @@ -177,6 +203,17 @@ static const u32 tonga_mgcg_cgcg_init[] =  	mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,  }; +static const u32 fiji_mgcg_cgcg_init[] = +{ +	mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100, +	mmPCIE_INDEX, 0xffffffff, 0x0140001c, +	mmPCIE_DATA, 0x000f0000, 0x00000000, +	mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C, +	mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100, +	mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100, +	mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104, +}; +  static const u32 iceland_mgcg_cgcg_init[] =  {  	mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2, @@ -206,6 +243,11 @@ static void vi_init_golden_registers(struct amdgpu_device *adev)  						 iceland_mgcg_cgcg_init,  						 (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));  		break; +	case CHIP_FIJI: +		amdgpu_program_register_sequence(adev, +						 fiji_mgcg_cgcg_init, +						 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init)); +		break;  	case CHIP_TONGA:  		amdgpu_program_register_sequence(adev,  						 tonga_mgcg_cgcg_init, @@ -235,7 +277,7 @@ static u32 vi_get_xclk(struct amdgpu_device *adev)  	u32 reference_clock = adev->clock.spll.reference_freq;  	u32 tmp; -	if (adev->flags & AMDGPU_IS_APU) +	if (adev->flags & AMD_IS_APU)  		return reference_clock;  	tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2); @@ -336,6 +378,26 @@ static struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {  static struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {  	{mmGRBM_STATUS, false}, +	{mmGRBM_STATUS2, false}, +	{mmGRBM_STATUS_SE0, false}, +	{mmGRBM_STATUS_SE1, false}, +	{mmGRBM_STATUS_SE2, false}, +	{mmGRBM_STATUS_SE3, false}, +	{mmSRBM_STATUS, false}, +	{mmSRBM_STATUS2, false}, +	{mmSRBM_STATUS3, false}, +	{mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false}, +	{mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false}, +	{mmCP_STAT, false}, +	{mmCP_STALLED_STAT1, false}, +	{mmCP_STALLED_STAT2, false}, +	{mmCP_STALLED_STAT3, false}, +	{mmCP_CPF_BUSY_STAT, false}, +	{mmCP_CPF_STALLED_STAT1, false}, +	{mmCP_CPF_STATUS, false}, +	{mmCP_CPC_BUSY_STAT, false}, +	{mmCP_CPC_STALLED_STAT1, false}, +	{mmCP_CPC_STATUS, false},  	{mmGB_ADDR_CONFIG, false},  	{mmMC_ARB_RAMCFG, false},  	{mmGB_TILE_MODE0, false}, @@ -423,6 +485,7 @@ static int vi_read_register(struct amdgpu_device *adev, u32 se_num,  		asic_register_table = tonga_allowed_read_registers;  		size = ARRAY_SIZE(tonga_allowed_read_registers);  		break; +	case CHIP_FIJI:  	case CHIP_TONGA:  	case CHIP_CARRIZO:  		asic_register_table = cz_allowed_read_registers; @@ -725,7 +788,7 @@ static void vi_gpu_soft_reset(struct amdgpu_device *adev, u32 reset_mask)  		srbm_soft_reset =  			REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1); -	if (!(adev->flags & AMDGPU_IS_APU)) { +	if (!(adev->flags & AMD_IS_APU)) {  		if (reset_mask & AMDGPU_RESET_MC)  		srbm_soft_reset =  			REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_MC, 1); @@ -945,7 +1008,7 @@ static void vi_pcie_gen3_enable(struct amdgpu_device *adev)  	if (amdgpu_pcie_gen2 == 0)  		return; -	if (adev->flags & AMDGPU_IS_APU) +	if (adev->flags & AMD_IS_APU)  		return;  	ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask); @@ -973,7 +1036,7 @@ static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,  	u32 tmp;  	/* not necessary on CZ */ -	if (adev->flags & AMDGPU_IS_APU) +	if (adev->flags & AMD_IS_APU)  		return;  	tmp = RREG32(mmBIF_DOORBELL_APER_EN); @@ -1101,6 +1164,74 @@ static const struct amdgpu_ip_block_version tonga_ip_blocks[] =  	},  }; +static const struct amdgpu_ip_block_version fiji_ip_blocks[] = +{ +	/* ORDER MATTERS! */ +	{ +		.type = AMD_IP_BLOCK_TYPE_COMMON, +		.major = 2, +		.minor = 0, +		.rev = 0, +		.funcs = &vi_common_ip_funcs, +	}, +	{ +		.type = AMD_IP_BLOCK_TYPE_GMC, +		.major = 8, +		.minor = 5, +		.rev = 0, +		.funcs = &gmc_v8_0_ip_funcs, +	}, +	{ +		.type = AMD_IP_BLOCK_TYPE_IH, +		.major = 3, +		.minor = 0, +		.rev = 0, +		.funcs = &tonga_ih_ip_funcs, +	}, +	{ +		.type = AMD_IP_BLOCK_TYPE_SMC, +		.major = 7, +		.minor = 1, +		.rev = 0, +		.funcs = &fiji_dpm_ip_funcs, +	}, +	{ +		.type = AMD_IP_BLOCK_TYPE_DCE, +		.major = 10, +		.minor = 1, +		.rev = 0, +		.funcs = &dce_v10_0_ip_funcs, +	}, +	{ +		.type = AMD_IP_BLOCK_TYPE_GFX, +		.major = 8, +		.minor = 0, +		.rev = 0, +		.funcs = &gfx_v8_0_ip_funcs, +	}, +	{ +		.type = AMD_IP_BLOCK_TYPE_SDMA, +		.major = 3, +		.minor = 0, +		.rev = 0, +		.funcs = &sdma_v3_0_ip_funcs, +	}, +	{ +		.type = AMD_IP_BLOCK_TYPE_UVD, +		.major = 6, +		.minor = 0, +		.rev = 0, +		.funcs = &uvd_v6_0_ip_funcs, +	}, +	{ +		.type = AMD_IP_BLOCK_TYPE_VCE, +		.major = 3, +		.minor = 0, +		.rev = 0, +		.funcs = &vce_v3_0_ip_funcs, +	}, +}; +  static const struct amdgpu_ip_block_version cz_ip_blocks[] =  {  	/* ORDER MATTERS! */ @@ -1176,6 +1307,10 @@ int vi_set_ip_blocks(struct amdgpu_device *adev)  		adev->ip_blocks = topaz_ip_blocks;  		adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);  		break; +	case CHIP_FIJI: +		adev->ip_blocks = fiji_ip_blocks; +		adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks); +		break;  	case CHIP_TONGA:  		adev->ip_blocks = tonga_ip_blocks;  		adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks); @@ -1222,8 +1357,13 @@ static int vi_common_early_init(void *handle)  	bool smc_enabled = false;  	struct amdgpu_device *adev = (struct amdgpu_device *)handle; -	adev->smc_rreg = &vi_smc_rreg; -	adev->smc_wreg = &vi_smc_wreg; +	if (adev->flags & AMD_IS_APU) { +		adev->smc_rreg = &cz_smc_rreg; +		adev->smc_wreg = &cz_smc_wreg; +	} else { +		adev->smc_rreg = &vi_smc_rreg; +		adev->smc_wreg = &vi_smc_wreg; +	}  	adev->pcie_rreg = &vi_pcie_rreg;  	adev->pcie_wreg = &vi_pcie_wreg;  	adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg; @@ -1248,6 +1388,7 @@ static int vi_common_early_init(void *handle)  		if (amdgpu_smc_load_fw && smc_enabled)  			adev->firmware.smu_load = true;  		break; +	case CHIP_FIJI:  	case CHIP_TONGA:  		adev->has_uvd = true;  		adev->cg_flags = 0; diff --git a/drivers/gpu/drm/amd/amdgpu/vi_dpm.h b/drivers/gpu/drm/amd/amdgpu/vi_dpm.h index 3b45332f5df4..fc120ba18aad 100644 --- a/drivers/gpu/drm/amd/amdgpu/vi_dpm.h +++ b/drivers/gpu/drm/amd/amdgpu/vi_dpm.h @@ -30,7 +30,7 @@ int cz_smu_start(struct amdgpu_device *adev);  int cz_smu_fini(struct amdgpu_device *adev);  extern const struct amd_ip_funcs tonga_dpm_ip_funcs; - +extern const struct amd_ip_funcs fiji_dpm_ip_funcs;  extern const struct amd_ip_funcs iceland_dpm_ip_funcs;  #endif diff --git a/drivers/gpu/drm/amd/amdgpu/vid.h b/drivers/gpu/drm/amd/amdgpu/vid.h index 31bb89452e12..d98aa9d82fa1 100644 --- a/drivers/gpu/drm/amd/amdgpu/vid.h +++ b/drivers/gpu/drm/amd/amdgpu/vid.h @@ -66,6 +66,11 @@  #define AMDGPU_NUM_OF_VMIDS			8 +#define		PIPEID(x)					((x) << 0) +#define		MEID(x)						((x) << 2) +#define		VMID(x)						((x) << 4) +#define		QUEUEID(x)					((x) << 8) +  #define RB_BITMAP_WIDTH_PER_SH     2  #define MC_SEQ_MISC0__MT__MASK	0xf0000000  |