diff options
Diffstat (limited to 'drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c')
| -rw-r--r-- | drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c | 19 | 
1 files changed, 16 insertions, 3 deletions
| diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c index 80b9642f2bc4..ea14f1c8f430 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c @@ -195,6 +195,7 @@ int amdgpu_async_gfx_ring = 1;  int amdgpu_mcbp = -1;  int amdgpu_discovery = -1;  int amdgpu_mes; +int amdgpu_mes_log_enable = 0;  int amdgpu_mes_kiq;  int amdgpu_noretry = -1;  int amdgpu_force_asic_type = -1; @@ -668,6 +669,15 @@ MODULE_PARM_DESC(mes,  module_param_named(mes, amdgpu_mes, int, 0444);  /** + * DOC: mes_log_enable (int) + * Enable Micro Engine Scheduler log. This is used to enable/disable MES internal log. + * (0 = disabled (default), 1 = enabled) + */ +MODULE_PARM_DESC(mes_log_enable, +	"Enable Micro Engine Scheduler log (0 = disabled (default), 1 = enabled)"); +module_param_named(mes_log_enable, amdgpu_mes_log_enable, int, 0444); + +/**   * DOC: mes_kiq (int)   * Enable Micro Engine Scheduler KIQ. This is a new engine pipe for kiq.   * (0 = disabled (default), 1 = enabled) @@ -915,7 +925,7 @@ module_param_named(freesync_video, amdgpu_freesync_vid_mode, uint, 0444);   * GPU reset method (-1 = auto (default), 0 = legacy, 1 = mode0, 2 = mode1, 3 = mode2, 4 = baco)   */  MODULE_PARM_DESC(reset_method, "GPU reset method (-1 = auto (default), 0 = legacy, 1 = mode0, 2 = mode1, 3 = mode2, 4 = baco/bamaco)"); -module_param_named(reset_method, amdgpu_reset_method, int, 0444); +module_param_named(reset_method, amdgpu_reset_method, int, 0644);  /**   * DOC: bad_page_threshold (int) Bad page threshold is specifies the @@ -2471,6 +2481,7 @@ static void amdgpu_drv_delayed_reset_work_handler(struct work_struct *work)  	/* Use a common context, just need to make sure full reset is done */  	set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags); +	set_bit(AMDGPU_SKIP_COREDUMP, &reset_context.flags);  	r = amdgpu_do_asic_reset(&device_list, &reset_context);  	if (r) { @@ -2734,7 +2745,8 @@ static int amdgpu_pmops_runtime_suspend(struct device *dev)  		drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;  	} else if (adev->pm.rpm_mode == AMDGPU_RUNPM_BOCO) {  		/* nothing to do */ -	} else if (adev->pm.rpm_mode == AMDGPU_RUNPM_BACO) { +	} else if ((adev->pm.rpm_mode == AMDGPU_RUNPM_BACO) || +			(adev->pm.rpm_mode == AMDGPU_RUNPM_BAMACO)) {  		amdgpu_device_baco_enter(drm_dev);  	} @@ -2774,7 +2786,8 @@ static int amdgpu_pmops_runtime_resume(struct device *dev)  		 * PCI core handles it for _PR3.  		 */  		pci_set_master(pdev); -	} else if (adev->pm.rpm_mode == AMDGPU_RUNPM_BACO) { +	} else if ((adev->pm.rpm_mode == AMDGPU_RUNPM_BACO) || +			(adev->pm.rpm_mode == AMDGPU_RUNPM_BAMACO)) {  		amdgpu_device_baco_exit(drm_dev);  	}  	ret = amdgpu_device_resume(drm_dev, false); |