diff options
Diffstat (limited to 'arch/x86/kernel/tsc.c')
| -rw-r--r-- | arch/x86/kernel/tsc.c | 8 | 
1 files changed, 4 insertions, 4 deletions
diff --git a/arch/x86/kernel/tsc.c b/arch/x86/kernel/tsc.c index 5a69a49acc96..06b170759e5b 100644 --- a/arch/x86/kernel/tsc.c +++ b/arch/x86/kernel/tsc.c @@ -26,7 +26,7 @@  #include <asm/x86_init.h>  #include <asm/geode.h>  #include <asm/apic.h> -#include <asm/intel-family.h> +#include <asm/cpu_device_id.h>  #include <asm/i8259.h>  #include <asm/uv/uv.h> @@ -44,7 +44,7 @@ EXPORT_SYMBOL(tsc_khz);  static int __read_mostly tsc_unstable;  static unsigned int __initdata tsc_early_khz; -static DEFINE_STATIC_KEY_FALSE(__use_tsc); +static DEFINE_STATIC_KEY_FALSE_RO(__use_tsc);  int tsc_clocksource_reliable; @@ -682,7 +682,7 @@ unsigned long native_calibrate_tsc(void)  	 * clock.  	 */  	if (crystal_khz == 0 && -			boot_cpu_data.x86_model == INTEL_FAM6_ATOM_GOLDMONT_D) +			boot_cpu_data.x86_vfm == INTEL_ATOM_GOLDMONT_D)  		crystal_khz = 25000;  	/* @@ -713,7 +713,7 @@ unsigned long native_calibrate_tsc(void)  	 * For Atom SoCs TSC is the only reliable clocksource.  	 * Mark TSC reliable so no watchdog on it.  	 */ -	if (boot_cpu_data.x86_model == INTEL_FAM6_ATOM_GOLDMONT) +	if (boot_cpu_data.x86_vfm == INTEL_ATOM_GOLDMONT)  		setup_force_cpu_cap(X86_FEATURE_TSC_RELIABLE);  #ifdef CONFIG_X86_LOCAL_APIC  |