diff options
Diffstat (limited to 'arch/mips/include/asm/io.h')
| -rw-r--r-- | arch/mips/include/asm/io.h | 21 | 
1 files changed, 5 insertions, 16 deletions
diff --git a/arch/mips/include/asm/io.h b/arch/mips/include/asm/io.h index 97a280640daf..2b7b56736372 100644 --- a/arch/mips/include/asm/io.h +++ b/arch/mips/include/asm/io.h @@ -63,21 +63,11 @@   * instruction, so the lower 16 bits must be zero.  Should be true on   * on any sane architecture; generic code does not use this assumption.   */ -extern const unsigned long mips_io_port_base; +extern unsigned long mips_io_port_base; -/* - * Gcc will generate code to load the value of mips_io_port_base after each - * function call which may be fairly wasteful in some cases.  So we don't - * play quite by the book.  We tell gcc mips_io_port_base is a long variable - * which solves the code generation issue.  Now we need to violate the - * aliasing rules a little to make initialization possible and finally we - * will need the barrier() to fight side effects of the aliasing chat. - * This trickery will eventually collapse under gcc's optimizer.  Oh well. - */  static inline void set_io_port_base(unsigned long base)  { -	* (unsigned long *) &mips_io_port_base = base; -	barrier(); +	mips_io_port_base = base;  }  /* @@ -262,11 +252,11 @@ static inline void __iomem *ioremap_prot(phys_addr_t offset,  #define ioremap_uc ioremap_nocache  /* - * ioremap_cachable -	map bus memory into CPU space + * ioremap_cache -	map bus memory into CPU space   * @offset:	    bus address of the memory   * @size:	    size of the resource to map   * - * ioremap_nocache performs a platform specific sequence of operations to + * ioremap_cache performs a platform specific sequence of operations to   * make bus memory CPU accessible via the readb/readw/readl/writeb/   * writew/writel functions and the other mmio helpers. The returned   * address is not guaranteed to be usable directly as a virtual @@ -276,9 +266,8 @@ static inline void __iomem *ioremap_prot(phys_addr_t offset,   * the CPU.  Also enables full write-combining.	 Useful for some   * memory-like regions on I/O busses.   */ -#define ioremap_cachable(offset, size)					\ +#define ioremap_cache(offset, size)					\  	__ioremap_mode((offset), (size), _page_cachable_default) -#define ioremap_cache ioremap_cachable  /*   * ioremap_wc     -   map bus memory into CPU space  |