diff options
author | A.s. Dong <[email protected]> | 2018-11-14 13:01:47 +0000 |
---|---|---|
committer | Stephen Boyd <[email protected]> | 2018-12-03 11:31:32 -0800 |
commit | 9fcb6be3b6c994f275761b22800e4244f610bdc5 (patch) | |
tree | c2519ef24df87c69edffa201947c55dcd3b6a098 /tools/perf/scripts/python/export-to-postgresql.py | |
parent | d9a8f950b296729b88d7139904cac5fd6d0a5261 (diff) |
clk: imx: add pfdv2 support
The pfdv2 is designed for PLL Fractional Divide (PFD) observed in System
Clock Generation (SCG) module in IMX ULP SoC series. e.g. i.MX7ULP.
NOTE pfdv2 can only be operated when clk is gated.
Cc: Stephen Boyd <[email protected]>
Cc: Michael Turquette <[email protected]>
Cc: Shawn Guo <[email protected]>
Cc: Anson Huang <[email protected]>
Cc: Bai Ping <[email protected]>
Signed-off-by: Dong Aisheng <[email protected]>
[[email protected]: Include clk.h for sparse warnings]
Signed-off-by: Stephen Boyd <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python/export-to-postgresql.py')
0 files changed, 0 insertions, 0 deletions