aboutsummaryrefslogtreecommitdiff
path: root/arch/csky/mm/fault.c
diff options
context:
space:
mode:
authorGuo Ren <[email protected]>2020-12-20 03:39:27 +0000
committerGuo Ren <[email protected]>2021-01-12 09:52:40 +0800
commit8d11f21a73e662fa11f39447de629cd8caa485c9 (patch)
tree5aa937f17bd6579d02cb046c34f812b1e41e5a18 /arch/csky/mm/fault.c
parentf92ddfb7b5415536e4fe4c7a4868737954159374 (diff)
csky: Fixup barrier design
Remove shareable bit for ordering barrier, just keep ordering in current hart is enough for SMP. Using three continuous sync.is as PTW barrier to prevent speculative PTW in 860 microarchitecture. Signed-off-by: Guo Ren <[email protected]>
Diffstat (limited to 'arch/csky/mm/fault.c')
0 files changed, 0 insertions, 0 deletions